

## Transmitter Power Control in Wireless Communication Systems

MARKO KOORT

Tallinn 2005

Thesis on Informatics and System Engineering  $C21\,$ 

## Transmitter Power Control in Wireless Communication Systems

MARKO KOORT

TUT press

#### Department of Informatics Faculty of Automation Tallinn University of Technology

## Dissertation is accepted for the commencement of the degree of Doctor of Philosophy in Informatics and System Engineering on May xx, 2005

Supervisor:prof. V. KukkReviewers:D. Foty, PhD, Gilgamesh Associates,<br/>R. Sabolotny, PhD, National Semiconductor Estonia

Commencement: August xx, 2005

Declaration: Hereby I declare that this doctoral thesis, my original investigation and achievement, submitted for the doctoral degree at Tallinn University of Technology has not been submitted for any degree or examination.

Marko Koort /

/

© Copyright Marko Koort 2004, 2005

ISSN ISBN INFORMAATIKA JA SÜSTEEMITEHNIKA C21

# Saatja võimsuse juhtimine traadita sidesüsteemides

MARKO KOORT

TTÜ kirjastus

#### Infotehnoloogia teaduskond Automaatikainstituut Tallinna tehnikaülikool

## Väitekiri on infotehnoloogia teaduskonna automaatikainstituudi poolt lubatud tehnikateaduste doktorikraadi kaitsmisele -päev- mail 2005. a.

Juhendaja:prof. V. KukkRetsensendid:D. Foty, PhD, Gilgamesh Associates,<br/>R. Sabolotny, PhD, National Semiconductor Eesti OÜ

Kaitsmine: xx. augustil 2005. a.

Autorideklaratsioon. Deklareerin, et käesolev doktoritöö, mis on minu iseseisva töö tulemus, on esitatud Tallinna Tehnikaülikooli doktorikraadi taotlemiseks ja selle alusel ei ole varem taotletud akadeemilist kraadi.

/

Marko Koort /

© Autoriõigus: Marko Koort 2004, 2005

ISSN ISBN

## **Table of Contents**

| LIST OF          | ABBREVIATIONS                                                  |           |
|------------------|----------------------------------------------------------------|-----------|
| I. INTRO         | DUCTION                                                        | 9         |
| T1               | DESCRIPTION OF THE WORK AND THESIS STRUCTURE                   | 10        |
| I.1.             | OBJECTIVES AND SCIENTIFIC NOVELTY                              | 10        |
| L3.              | ACKNOWLEDGEMENTS                                               |           |
|                  |                                                                | DIIONE 13 |
| II. PRAC         | LICAL IMPLEMENTATION OF TX POWER CONTROL CHIP FOR GSM MOBILE I | PHONE 12  |
| II.1.            | SPECIFICATION                                                  |           |
| <i>II.1.</i>     | l. Design flow                                                 |           |
| II.1.2           | 2. Power amplifier model and PA control loop                   |           |
| II.2.            | OPERATIONAL AMPLIFIER DESIGN                                   |           |
| 11.2.1           | I. Specification                                               |           |
| 11.2.2           | 2. Design flow                                                 |           |
| 11.5.<br>11.4    | DESIGN-FOR-TEST                                                |           |
| 11.4.<br>11.4    | MEASUREMENT CONDITIONS AND EXTERNAL COMPONENTS                 |           |
| 11.4.1<br>11.4.1 | External components     Other external components              |           |
| II.4.2           | $Me_{ASUDEMENT}$ Specific A TION OF THE PAC                    |           |
| II.J.<br>11.5    | Measurements of the IDO voltage regulator                      |           |
| II.5.1<br>II.5.1 | DC measurements                                                |           |
| II.5.2           | AC measurements                                                |           |
| II.6.            | SOPHISTICATED MEASUREMENTS                                     |           |
| II.6.            | I. Temperature measurements                                    |           |
| II.6.2           | 2. RF crosstalk measurements                                   |           |
| II.7.            | RF INTERFERENCE MEASUREMENT                                    |           |
| II.7.            | 1. Measurement results                                         |           |
| II.7.2           | 2. Conclusion                                                  | 39        |
| III. RF PO       | OWER MEASUREMENT TECHNIQUES                                    |           |
| III.1.           | STATISTICAL MEASUREMENTS OF AMPLITUDE CHARACTERISTICS          |           |
| III.1.           | 1. General                                                     |           |
| III.1.           | 2. Statistical results                                         |           |
| III.2.           | RESULTS OF RF DETECTOR DESIGN AND MEASUREMENT                  | 51        |
| IV. PRAC         | TICAL POWER DETECTOR DESIGN                                    |           |
| IV 1             | DESIGN START POINTS                                            | 52        |
| IV.1.            | 1. Package. bonding and pad parasitics                         |           |
| IV.1.            | 2. Rectifier formulas                                          |           |
| IV.2.            | THERMAL COMPENSATION SCHEMES                                   |           |
| IV.2.            | 1. Compensation with Molybdenum resistor                       |           |
| IV.2.            | 2. Compensation with a BC-junction of a BJT                    |           |
| IV.3.            | CHOOSING RECTIFIER STRUCTURE                                   |           |
| IV.3.            | 1. Initial rectifier schematics                                | 59        |
| IV.3.            | 2. Final rectifier schematics                                  | 61        |
| IV.4.            | ANALOG PROCESSORS                                              |           |
| IV.5.            | RESULTS OF THERMALLY COMPENSATED RF RECTIFIER DESIGN           |           |
| IV.6.            | ALDII-3 MEASUREMENTS                                           |           |
| IV.6.            | 1.       Rectification characteristics         2.       E      |           |
| IV.6.            | 2. Frequency responses                                         |           |
| IV.0.            | 5. Amplitude responses                                         |           |
| 1V.0.<br>IV 7    | 4. 1 emperature responses                                      |           |
| IV./.            | CONCLUSION OF MEASUREMENT RESULTS                              |           |
| V. PRECI         | SION CRYSTAL OSCILLATOR THERMAL COMPENSATION DESIGN            | 76        |

| V.1. THER     | MAL COMPENSATOR DESIGN FLOW                                                             | 77  |
|---------------|-----------------------------------------------------------------------------------------|-----|
| V.2. CAPA     | CITANCE CALCULATIONS – ONE VARACTOR CASE                                                | 78  |
| V.2.1. In     | put data                                                                                | 78  |
| V.2.2. St     | ep 1 – required load capacitance vs. temperature                                        | 78  |
| V.2.3. St     | ep 2 – Required varactor capacitance vs. temperature                                    | 79  |
| V.2.4. St.    | ep 3 – Required varactor control voltage vs. temperature                                | 80  |
| V.2.5. St.    | ep 4 – approximate the V(T) curve                                                       | 84  |
| V.3. CAPA     | CITANCE CALCULATIONS – DUAL-VARACTOR CASE                                               | 84  |
| V.3.1. In     | put data                                                                                | 84  |
| V.3.2. St     | ep 1 – required load capacitance                                                        | 85  |
| V.3.3. St.    | ep 2 – varactor control voltage                                                         | 86  |
| VI. STATISTIC | AL ANALYSIS OF THE TCXO                                                                 | 90  |
| VI.1. Syst    | EM SPECIFICATION                                                                        | 90  |
| VI.2. SIMU    | LATION SPECIFICATION                                                                    | 91  |
| VI.3. Deta    | ILED SPECIFICATIONS FOR SYSTEM COMPONENTS                                               | 92  |
| VI.3.1.       | Specification of crystal resonator                                                      | 92  |
| VI.3.2.       | Specification of oscillator core                                                        | 93  |
| VI.3.3.       | Specification of varactor diode                                                         | 94  |
| VI.3.4.       | Specification of capacitor DAC (CDAC)                                                   | 94  |
| VI.3.5.       | Specification of Thermal Compensation Block                                             | 94  |
| VI.3.6.       | Specification of the simulation controller                                              | 96  |
| VI.3.7.       | Specification of the Post-Processor                                                     | 98  |
| VI.3.8.       | Specification of the Random Number Generator                                            | 98  |
| VI.3.9.       | Specification of the main program                                                       | 99  |
| VI.3.10.      | Specifications of data structures                                                       | 100 |
| VI.3.11.      | File structure                                                                          | 100 |
| VI.4. Syst    | EM SIMULATION REPORT                                                                    | 102 |
| VI.4.1.       | Operation check of DualOscillator TCXO with allowed tolerances of the system components | 102 |
| VI.4.2.       | The "worst case" combinations of tolerances of the system parameters                    | 102 |
| V1.4.3.       | The most suitable trimming algorithm for the TCXO                                       | 102 |
| V1.4.4.       | The correctness of the system-level design of DualOscillator TCXO                       | 103 |
| VI.5. CONC    | LUSION                                                                                  | 107 |
| REFERENCES    |                                                                                         | 108 |
| 1 POWER       | CONTROL-RELATED GSM SPECIFICATIONS                                                      | 108 |
| 2 POWER       | CONTROL THEORY                                                                          | 108 |
| 3 PRACTIC     | AL POWER CONTROL SYSTEM AND IC DESIGN                                                   | 116 |
| 4 PA AND      | PA CONTROL INTEGRATED CIRCUITS                                                          | 116 |
| 5 OA DES      | (GN                                                                                     | 118 |
| 6 Genera      | l RF design                                                                             | 119 |
| 7 RF POW      | ER MEASUREMENT TECHNIQUES AND RF DETECTOR DESIGN                                        | 121 |
| 8 Non-qu      | ASI-STATIC EFFECTS IN RF CIRCUITS                                                       | 122 |
| 9 THERMA      | LLY COMPENSATED CRYSTAL OSCILLATOR DESIGN                                               | 123 |
| 10 Genera     | L IC DESIGN                                                                             | 124 |
| ELULOOKIRJ    | ELDUS                                                                                   | 125 |
| CURRICULUM    | I VITAE                                                                                 | 127 |
| DUDIICATION   |                                                                                         | 130 |
| TUDLICATION   | סן                                                                                      | 129 |

### List of abbreviations

| AC     | Alternating Current                                    |
|--------|--------------------------------------------------------|
| ACI    | Adjacent Channel Interference                          |
| ACCH   | Associated Control CHannel                             |
| AGCH   | Access Grant CHannel                                   |
| ARFCN  | Absolute Radio Frequency Channel Number                |
| AGC    | Automatic Gain Control                                 |
| ASIC   | Application Specific Integrated Circuit                |
| AWG    | Arbitrary Waveform Generator                           |
| BeCMC  | S Bipolar-Enhanced CMOS IC technology                  |
| BiCMO  | S Bipolar-CMOS IC technology                           |
| BJT    | Bipolar Junction Transistor                            |
| BS     | Base Station                                           |
| BSS    | Base Station System                                    |
| CDMA   | Code Division Multiple Access                          |
| CCI    | CoChannel Interference                                 |
| C/I    | Carrier to Interference ratio                          |
| CLPC   | Closed-Loop Power Control                              |
| CMOS   | Complementary Metal-Oxide-Semiconductor                |
|        | (IC technology)                                        |
| CMR    | Common Mode Range                                      |
| CMRR   | Common Mode Rejection Ratio                            |
| CS     | Cellular System                                        |
| DC     | Direct Current                                         |
| DCS    | Digital Communication System (wireless;                |
| DDV    | operating at around 1.8 GHz)                           |
| DRX    | Discontinuous Receive (reception mode of               |
|        | MS)                                                    |
| DS/CDI | A coord                                                |
| рту    | Access<br>Discontinuous Transmit (transmission mode of |
| DIA    | MS)                                                    |
| DUT    | Device Under Test                                      |
| FRP    | Effective Radiated Power                               |
| ESD    | ElectroStatic Discharge                                |
| ESR    | Effective Series Resistance                            |
| ETSI   | European Telecommunications Standards                  |
|        | Institute                                              |
| EWS    | Electrical Wafer Sort                                  |
| FDMA   | Frequency Division Multiple Access                     |
| FET    | Field Effect Transistor                                |
| FH     | Frequency hopping                                      |
| FL     | Forward Link                                           |
| FSK    | Frequency Shift Keying                                 |
| FT     | Final Test                                             |
| GMSK   | Gaussian Minimum-Shift Keying                          |
| GSM    | Global System for Mobile Communications                |
|        | (originally: Grope Spéciale Mobile)                    |

| GTS   | Global system for mobile communications        |
|-------|------------------------------------------------|
|       | Technical Specification                        |
| IC    | Integrated Circuit                             |
| IF    | Intermediate Frequency                         |
| ISM   | Industry-Scientific-Medical (frequency band(s) |
|       | allocated for these applications)              |
| IEEE  | Institute of Electrical and Electronics        |
|       | Engineers                                      |
| LDO   | Low Drop-Out linear voltage regulator          |
| LNA   | Low-Noise Amplifier                            |
| LO    | Local Oscillator                               |
| MAS   | Micro Analog Systems OY                        |
| MIM   | Metal-Insulator-Metal (capacitor)              |
| MPW   | Multi-Project Wafer                            |
| MS    | Mobile Station                                 |
| OLPC  | Open-Loop Power Control                        |
| PAC   | Power Amplifier Controller                     |
| PC    | Power Control                                  |
| PCB   | Printed Circuit Board                          |
| PCS   | Personal Communication System (wireless;       |
|       | operating at around 1.9 GHz)                   |
| PLL   | Phase-Locked Loop                              |
| ppm   | parts per million                              |
| PSK   | Phase Shift Keying                             |
| PSRR  | Power Supply Rejection Ratio                   |
| PTAT  | Proportional To Absolute Temperature           |
| RF    | Radio Frequency                                |
| RMS   | Root of Mean Squares                           |
| Rx    | Receiver; Receive                              |
| RL    | Reverse Link                                   |
| RMS   | Root Mean Square                               |
| SNR   | Signal-to-Noise Ratio                          |
| SIR   | Signal-to-Interference Ratio                   |
| SR    | Slew Rate                                      |
| SS    | Spread-Spectrum                                |
| ТСХО  | Thermally Compensated Crystal Oscillator       |
| TDMA  | Time-Division Multiple Access                  |
| THD   | Total Harmonic Distortion                      |
| Tx    | Transmitter; Transmit                          |
| UMTS  | Universal Mobile Telephony System              |
| VCO   | voltage-Controlled Oscillator                  |
| VCTCX | Voltage-Controlled, Thermally                  |
| NGA   | Compensated Crystal Oscillator                 |

- VGA Variable-Gain AmplifierWCDMA Wideband-CDMA (see also CDMA)XO Crystal oscillator

#### I. Introduction

Since the advent of mobile telephony, the area has seen continuous accelerating growth, which has lead to ever-increasing number of mobile handsets. The versatility and flexibility of mobile communication has made a mobile telephone from a luxury of businessmen to a communication means for everybody in less than a decade.

Enormous R&D efforts are put to the development of mobile infrastructure; both hardware and software; the mobile station has grown from a mere wireless handset to a complicated handheld computer terminal. All the added functions and accessories will however need electrical power to operate. It is very important to ensure that an advance in mobile hardware or software development would not reduce the operating time of the handset.

This leads to a continuous need to reduce the power that is consumed by the circuits in the mobile handset. For that purpose, much work has been done in the area of digital circuit design, employing low-power design techniques, low-power modes and even low-power software design.

The power-hungriest part of any mobile handset is doubtlessly the radio transmitter. The radio power that is output by the transmitting antenna must be recognizable at the receiver, the base station, which could be several tens of kilometers away from the mobile terminal. On the other hand, in a city for example, the base station might be very close to the mobile terminal, with the distance between them changing, when the mobile is in a vehicle. These extremely varying radio propagation conditions will raise the need for some form of control, or ability to adjust the radio power that is transmitted.

Power control of the transmitted radio frequency signal is an important part of energy management infrastructure in the mobile communication environment. Both mobile station and base station must have some means for controlling or adjusting the power that is sent over the air interface. The GSM standard GSM 05.05 [8] and technical specification GSM 05.08 [7] define this rather complicated power control protocol, defining the necessary radio channel measurements and the algorithms that are employed in both mobile and base stations.

The first part of this Thesis, comprising of Sections II, III and IV, concentrates on radio power control hardware development in the mobile station side of the GSM wireless communication system. The development work bases on a need to integrate several discrete components on the PCB comprising the power control loop hardware to one integrated circuit. This will reduce the component count, required PCB area, power consumption and ultimately the price of a mobile handset.

The second part of the Thesis, consisting of Sections V and VI will handle other power consumption-related problem – namely, the high-precision reference clock signal generation in the mobile phone. The high-precision clock signal is of vital importance in all communication, lest the wireless one. Precise clock is required both for accurate timing between the mobile and base stations, the radio carrier signal generation, modulation, frequency hopping and baseband signal processing. Literally, there is no building block in the modern mobile phone that does not require high-precision reference clock.

Presently, the high-precision reference clock is generated using separate reference resonator, usually a quartz resonator. The thermal compensation and offset trimming circuitry for this quartz resonator and the oscillator core consumes presently rather large amount of power. There is however another clock signal needed in a mobile phone, which is required to run all the time – the real-time clock. It usually makes use of a lower-frequency quartz resonator that has different

temperature behavior than its higher-frequency counterpart and a price that is about one-tenth of that of the high-frequency quartz. Due to lower frequency, also the current consumption of such oscillator is considerably lower.

The aim of the second part of this work is to solve the problem of using the lower-frequency (real-time clock) quartz oscillator for replacing the reference oscillator. It is normally higherpriced, larger in size and more power-hungry than its low-frequency counterpart. This involves developing a new scheme for thermal compensation, the phase-locked loop for frequency upconversion and verifying the design by computer simulation. Due to the space limitations, only the thermal compensation circuit design and verification is handled in this Thesis.

#### I.1. Description of the work and Thesis structure

In Section II, the practical implementation of a power control system will be presented along with the design of the integrated circuit implementing part of power control system. In this section, also the measurement results from laboratory are presented. Section II.2 describes the design of specialized operational amplifier to be employed in the power control chip and the results of its measurements. Section III deals with power measurement techniques, using novel techniques that had never been used before in the used technology. In addition, some aspects of the thermal compensation for the power detector circuitry are given in this section.

Section IV handles the practical design of a power detector. It is also aimed at the reduction of the discrete component count in the mobile phone.

All the sections laid out above include elements of system-level and circuit design, integrated circuit layout design and laboratory measurements. The design of power controller chip described in Section II has been carried through product pre-qualification phase of Micro Analog Systems OY and is ready for the commercial production. The integrated circuits that are designed as described in Sections III and IV are also fabricated and measured.

The subject of Section V is precision thermal compensation circuitry design for a crystal oscillator. This section addresses the same objectives as the previous, namely, reducing the component count in mobile phones and other wireless communication devices, such as tyre pressure monitors. Section VI verifies the thermal compensation system-level and circuit-level designs via statistical simulations.

At the end of the Thesis, the list of recommended literature references is given. This section is divided into two parts – the cited references used in writing the Thesis and recommended references for readers who are interested in the subject in depth.

#### I.2. Objectives and scientific novelty

For the power control part (Section II):

- 1) Reducing the discrete components count in the RF part of the GSM mobile phone by integrating these onto a silicon chip;
- 2) Reducing the cost and design time of the PCB of the mobile phone;
- 3) Reducing the current consumption of the mobile phone;
- 4) Designing and testing the PA Power Control chip and preparing it for the mass production.

For the RF power measurement part (Sections III and IV):

- 1) Seeking for integrated-circuit-compatible methods of reliably measuring the RF power without using external Schottky diodes;
- 2) Evaluating capability of the MAS9 IC technology from the point of view of RF power detection/rectification;

3) Preparing the RF power detector for integration with the designed PA power control chip.

For the crystal oscillator part (Sections V and VI):

- 1) Investigating the possibility to generate a high-precision reference clock using only a low-frequency (clock) quartz crystal and identify the system requirements;
- 2) Designing a thermal compensation circuit for the low-frequency XO;
- 3) Verifying the design using statistical simulations;
- 4) Integrating the system on silicon and measuring its performance.

#### I.3. Acknowledgements

This Thesis was mostly financed by Micro Analog Systems OY, Espoo, Finland. Author is most grateful to the company for providing resources to complete the Thesis. All the chips designed in the framework of this Thesis were fabricated in MAS OY, and their laboratory was used for making measurements.

Best thanks to my family for their support and understanding during the period of my PhD studies

Many thanks to patient colleagues from Micro Analog Systems OY and Analog Design Ltd. for their support and understanding.

# II. Practical implementation of TX power control chip for GSM mobile phone

#### **II.1.** Specification

The power controller was initially specified as a schematic drawing. The schematic consisted of discrete components and the task was to design an IC that would reduce the total count of components on the PCB of the mobile phone. As an additional requirement, also a low drop-out (LDO) regulator was specified to be integrated. Several power-saving modes are specified. The chip to be designed needed to have three separate power-down control inputs that select among the operating modes of the IC. These modes and the states of the three inputs are listed in the Table 1 below.

| Table 1. | Power C | Control IC | operating | modes |
|----------|---------|------------|-----------|-------|
|----------|---------|------------|-----------|-------|

| VRCTRL – Voltage Regulator ConTRoL (shutdown of LDO); |                        |               |                         |  |  |
|-------------------------------------------------------|------------------------|---------------|-------------------------|--|--|
| ENREF – E                                             | Nable REFer            | ences (regula | tor 'warm-up' mode);    |  |  |
| TXEN – Tra                                            | ansmit ENabl           | e.            |                         |  |  |
| All inputs a                                          | re CMOS log            | ic inputs. Po | stive logic is applied. |  |  |
| VRCTRL                                                | ENREF                  | TXEN          | Result:                 |  |  |
| 0                                                     | 0 0 0 Total power-down |               |                         |  |  |
| 0                                                     | 0 * 1 Only PAC works   |               |                         |  |  |
| 0 1 0 'Warm-up' for references                        |                        |               |                         |  |  |
| 1 * 0 Only regulator works                            |                        |               |                         |  |  |
| 1 * 1 Everything works                                |                        |               |                         |  |  |

As both PACTL power control block and voltage regulator use the voltage and current references, these will be switched on as either VRCTRL or TXEN goes high, regardless of the state of ENREF. The mode where ENREF = 1 and PACTL = VRCTRL = 0 is used for preparation of fast start-up of the PA controller and the voltage regulator. The startup of the voltage and current reference generation blocks takes several tens of microseconds, which is too slow in some cases. The 'warm-up' mode ensures that the reference block outputs are correct and the startup of the regulator and power controller will occur at the required speed.

The RF power controller must be compatible with the GSM and DCS1800 standards and must assure enough precision to fulfil the requirements by GSM standards. The power levels for both bands (900 and 1800 MHz) are listed in GSM 05.05 [8] and are copied here for convenience:

| Table 2. | GSM900 | radio | output | power | levels |
|----------|--------|-------|--------|-------|--------|
|----------|--------|-------|--------|-------|--------|

| GSM 900          |                         |                                  |         |  |  |  |
|------------------|-------------------------|----------------------------------|---------|--|--|--|
| Power<br>control | Nominal<br>Output power | Tolerance (dB) for<br>conditions |         |  |  |  |
| level            | (dBm)                   | normal                           | extreme |  |  |  |
| 0-2              | 39                      | ±2                               | ±2.5    |  |  |  |
| 3                | 37                      | ±3                               | ±4      |  |  |  |
| 4                | 35                      | ±3                               | ±4      |  |  |  |
| 5                | 33                      | ±3                               | ±4      |  |  |  |
| 6                | 31                      | ±3                               | ±4      |  |  |  |
| 7                | 29                      | ±3                               | ±4      |  |  |  |
| 8                | 27                      | ±3                               | ±4      |  |  |  |
| 9                | 25                      | ±3                               | ±4      |  |  |  |
| 10               | 23                      | ±3                               | ±4      |  |  |  |
| 11               | 21                      | ±3                               | ±4      |  |  |  |
| 12               | 19                      | ±3                               | ±4      |  |  |  |
| 13               | 17                      | ±3                               | ±4      |  |  |  |

| 14    | 15 | ±3 | ±4 |
|-------|----|----|----|
| 15    | 13 | ±3 | ±4 |
| 16    | 11 | ±5 | ±6 |
| 17    | 9  | ±5 | ±6 |
| 18    | 7  | ±5 | ±6 |
| 19-31 | 5  | ±5 | ±6 |

| DCS 1 800 |              |          |            |  |  |
|-----------|--------------|----------|------------|--|--|
| Power     | Nominal      | Tolerand | e (dB) for |  |  |
| control   | Output power | cond     | litions    |  |  |
| level     | (dBm)        | normal   | extreme    |  |  |
| 29        | 36           | ±2       | ±2.5       |  |  |
| 30        | 34           | ±3       | ±4         |  |  |
| 31        | 32           | ±3       | ±4         |  |  |
| 0         | 30           | ±3       | ±4         |  |  |
| 1         | 28           | ±3       | ±4         |  |  |
| 2         | 26           | ±3       | ±4         |  |  |
| 3         | 24           | ±3       | ±4         |  |  |
| 4         | 22           | ±3       | ±4         |  |  |
| 5         | 20           | ±3       | ±4         |  |  |
| 6         | 18           | ±3       | ±4         |  |  |
| 7         | 16           | ±3       | ±4         |  |  |
| 8         | 14           | ±3       | ±4         |  |  |
| 9         | 12           | ±4       | ±5         |  |  |
| 10        | 10           | ±4       | ±5         |  |  |
| 11        | 8            | ±4       | ±5         |  |  |
| 12        | 6            | ±4       | ±5         |  |  |
| 13        | 4            | ±4       | ±5         |  |  |
| 14        | 2            | ±5       | ±6         |  |  |
| 15-28     | 0            | ±5       | ±6         |  |  |

LDO regulator was specified to have 2.8 V, 50 mA. Thermal protection and short-circuit protection were also required.

The LDO output voltage along with the dropout voltage determines the lower limit of the supply voltage for the IC, in this case, 3 V. The maximum supply voltage is determined by the IC process and is 5.5 V.

#### II.1.1. Design flow

The design of GSM power controller was done by replacing and by need rescaling the individual discrete components of a given power controller schematic with one integrated component. As a next step, the exact behaviour of the system was investigated by simulations with Eldo. Also the power amplifier control characteristics were measured and modelled by macromodels that will be explained in details in the following subsection. Then the system model was assembled and simulated to verify its operation. Then, a prototype IC was designed and fabricated. After that, the IC operation was measured in the laboratory in many aspects, with results presented later in this Section.

#### II.1.2. Power amplifier model and PA control loop

This subsection derives and compares two methods of the GSM mobile station RF power amplifier (PA) control curve  $P_{OUT}=f(V_{APC})$  approximation, which is needed for designing the PA control loop. Approximation functions are presented and comparison between simulation and measurement results of the designed PA control chip is made.

Two approximation methods of the power control curve of a GSM mobile phone radio power amplifier are discussed. First, the model of the PA control loop is briefly explained and the PA control IC chip designed by the author is shortly described. Next, the measurement results of the controlling characteristic of a commercially available PA are presented and the system-level empirical approximation of the control curve is derived. Along with this, the physically meaningful model of the PA control curve is extracted. Then the simulation and measurement results of a PA control chip designed by the author are compared, for both approximation methods. Finally, a conclusion on modelling the PA control curve and the problems in the simulation is drawn.

#### II.1.2.1 System model of PA control loop

The objective of the power control is to compensate for the radio wave propagation artifacts such as fading, shadowing and also for the distance attenuation [8]. The power control helps reducing pollution of the environment with unneccessary radio power, increase the battery life in handheld phones and avoiding the jamming of the receivers of the other subscribers in the cell area and also the base station receiver [8], [153].

The power amplifier dissipates the most in the handheld phone and the power levels are quite high, reaching up to several watts. The supply current of a typical commercially available RF power amplifier goes up to 3.5 A, with the efficiency around 50% [165], [166], [167], [168], [171], [174], [175]. This results in excessive heating of the power amplifier. Heating in turn causes the change in the control characteristics of the PA. This change is very difficult to track with the digital circuitry, from which the power control command comes in form of a voltage level. In each case, maintaining the correct power level implies the presence of a feedback, either in form of measuring the temperature of the power measurement is used, since the temperature measurement is difficult to implement and inaccurate when the PA does not have the integrated temperature measurement capabilities. Output power measurement is also better in the sense of using PAs of different manufacturers– power measurement is independent of the arhitecture of the PA, while the temperature measurement might not be. The internal construction of PA is assumed to be unknown.





The principle of controlling a RF PA is shown in Figure 1. The PA is fed directly from the battery of the handheld phone due to its large current consumption. The capacitor  $C_{BST}$  is a boost capacitor and provides the necessary peak current to the PA at the time of switching transients. The amplified GSM transmit signal  $P_{OUT}$  is fed to the directional coupler and through it to the antenna of the handheld phone. From the coupler, the 14 dB attenuated output power signal is retreived and fed to the peak detector consisting of  $D_{RECT}$  and  $C_{RF}$ . The resistor  $R_{M}$  at the decoupled output of the directional coupler is for matching purposes. The rectified signal, which essentially is the peak voltage of the measure of the output power fed to a 50- $\Omega$  load is

then inserted to a block marked 'PAC' (Power Amplifier Controller) on Figure 1. The PAC provides the PA with a power control signal necessary for maintaining the desired PA output power, independent of temperature and battery voltage. The output power level is provided from the digital part of the mobile phone in form of a voltage pulse, which has the length of the GSM transmit burst and duty cycle of 1:7. Normally, the length of the burst is 576  $\mu$ s. The power level is controlled in 2 dB steps for output power levels from 5 dBm to 39 dBm ([8], Table 2 on page 12). The PA in use in this work is capable of providing output power of 34 dBm at nominal supply voltage of 3.5 V [165] – [175]. For further information on construction of PA control loops the interested readers are referred to [81], [182], [183] and [184].

The following discussion goes on approximation of the non-linear power control function of the PA, indicated as a function  $P_{\text{OUT}}=f(V_{\text{APC}})$  in Figure 1.



II.1.2.2 PA control curve measurement and approximation

Figure 2. Measured and approximated power control curves

The PA control curve was measured point by point using a fixed-ouput-level RF generator and spectral analyzer. The curve was measured in continuous power mode, which at higher power levels resulted in substantial heating of the PA module. The voltage  $V_{APC}$  was changed and the PA output power in dBm was measured. In measurement setup, the PA was measured alone, without any feedback loops.

The measurement results are shown as a graph named PoutGSM in Figure 2.

#### II.1.2.3 Empirical model

As for the circuit-level simulations of the PAC, the approximation of the control curve PoutGSM from Figure 2 is necessary. First, it was decided to derive a simple mathematical approximation of the curve, following the knees of the curve.

The empirical model is a module of a function with one zero and two poles:

$$f(x) = L_{\sqrt{\frac{x^{80} + z_1^{80}}{\left(x^{60} + p_1^{60}\right)\left(x^{20} + p_2^{20}\right)}}}; \begin{cases} z_1 = 0.58\\ p_1 = 0.88,\\ p_2 = 1.4 \end{cases}$$
(1)

In the model (1), the argument x takes real values of  $V_{APC}$ . Since the change of the power control function is quite rapid, the order of the function is high. The locations of the zero and the poles are found by visual inspection – when the two curves were 'close enough' to each other, the root locations of the complex function were frozen. The multiplier L is the value of the highest PA output power level, measured in mW. Here, L=34 dBm=2511 mW. However, for the sake of simplicity, the function does not employ any time delay or memory. It means, that the change in the argument is instantaneously propagated to the function. This is physically

justified, since the PA controller is much slower than the PA, and the effect of the lack of the delay modelling is evaluated in the simulation and measurement results comparison section. The graph of the empirical approximation function (1) is shown as curve named Pout\_emp in Figure 2.



#### II.1.2.4 Alternative model of the PA control curve

Figure 3. Regions of PA control curve

It can be noticed from Figure 3, that the power control curve of the power amplifier resembles in high degree to the transfer characteristic of a MOS transistor. It has three clearly distinguishable regions. These regions are best observed when the square root of the PA output voltage is plotted versus control voltage  $V_{APC}$ : trace sqrt(Vout) in Figure 3.

Note, that the output power is converted to output voltage to the 50  $\Omega$  load  $V_{\text{OUT}}$  and plotted on linear *y*-axis in Figure 3, as opposed to the curves in Figure 2, which are in the units of power (dBm) and thus the scale of the *y*-axis is logarithmic.

First, from  $V_{APC} = 0$  V to 0.9 V, the curve resembles most to exponential function. From  $V_{APC} = 0.9$  V to 1.5 V, the square root of the function is straight line, which implies the function to have quadratic behaviour. On  $V_{APC}$  values above 1.5 V, the curve saturates. These regions correspond to respectively subthreshold, linear and saturation region of a MOS transistor. The analytical function is as follows:

$$f(V_{APC}) = \frac{A}{2} (1 + \tanh x) = A \frac{e^{x}}{e^{x} + 1} = A \frac{1}{1 + e^{-x}};$$

$$x = \frac{V_{APC} - V_{TH}}{V_{T}}; \begin{cases} A = 11.22 , \\ V_{TH} = 1.207 \\ V_{T} = 0.14 \end{cases}$$
(2)

The approximation function (2) has actually only one knee and is plotted as graph named Pout\_ana on Figure 2. The second knee can be obtained by introducing other parameters to the argument function  $x=g(V_{APC})$  in some  $V_{APC}$  region, making thus the function x piecewise linear. The limited space does not allow for deeper discussion of this question.

In alternative control curve model (2), the parameter A represents some transconductancerelated parameter of some internal transistor or group of transistors of the PA.  $V_{TH}$  can be interpreted as threshold voltage, and  $V_T$  as thermal voltage. In circuit-level simulations, the parameters were not changed, as the improvement of the approximation occurs only on low power levels, which are relatively unimportant in this work.

#### II.1.2.5 Comparison between simulation and measurement results

A 2-µm bipolar enhancement molybdenum-gate CMOS IC process was used for the realisation of the PA controller chip. This technology has very high-quality passive integrated

components – resistors and capacitors, all suitable for the integration so that there is no need for external discrete components.

The chip has in total 17 input-output pads and its size is  $1980 \,\mu\text{m} \times 1860 \,\mu\text{m}$ . The measurements were carried out with the whole PA control loop, as indicated in Figure 1.

The simulations were carried out with the circuit model of the PAC and the two derived control characteristic models derived above. The PA control curve models were realised in form of voltage controlled current sources with transconductance functions as in expressions (1) and (2).

There were some difficulties in performing the simulations. First, most noticeably, the carrier frequency is 900 MHz (used in all simulations), resulting in very large number of data points even when the simulation time was short. Due to that, the simulations took quite a long time to perform (several hours) and consumed large amounts of computer memory.

For the sake of simplicity, the ramping voltage step of 0.5 V was used for both simulations and measurements. The supply voltage of 3.5 V was used. The rising and falling edges were captured with a digital oscilloscope and the signals were enveloped during 100 pulses of power ramping voltage to get the picture of the RF signal packet growing and diminishing. The signals from the oscilloscope were plotted on the same graphs as the simulation results. The simulation and measurement results for the rising edges of the  $V_{\text{RAMP}}$ ,  $V_{\text{APC}}$  and  $V_{\text{OUT}}$  are plotted in Figure 4, and the falling edges of the respective signals are shown in Figure 5.



Figure 4. Comparison between simulation and measurement results: rising edge



Figure 5. Comparison of simulation and measurement results: falling edge

Both approximations work well as PA control function models, as can be seen from Figure 4 and Figure 5. The difference of the controlling voltages were taken between the simulation results for both rising and falling edges of power ramping signal. The differences are shown in Figure 6, with curve Vdiff\_rise showing the difference in rising edge and Vdiff\_fall for the

falling edge. It can be observed that the difference of  $V_{APC}$  caused by using two distinct approximations is everywhere below ±20 mV. The difference is less than 1.5% of the  $V_{APC}$  swing.



Figure 6. Difference between the two approximations

#### II.1.2.6 Results of modelling PA control curve and the control loop

Two approximations of the PA control curve were derived and verified with PA control loop circuit-level simulations and measurements. The measurements were carried out with the developed PAC chip and with commercial PA, directional coupler and RF rectifier. The comparison of circuit-level simulations with the measurement results showed good agreement. The differences in the simulation and measurement could be caused by a number of reasons – first, the PA control model was based only on one set of the measurements. Also, due to technical reasons, the wires to the rectifier diodes in the measurement setup were quite long (approximately 8 cm) and thus might have been contributed to the parasitic inductance in the circuit. The slight differences between simulation and measurement results could be also justified as the presence of phase shift in real PA power controlling function, which was not modeled.

The final conclusion is: both PA control curve approximation methods are reasonable and present no numerical difficulties for the circuit simulator. Sometimes it is not feasible to search for a physically meaningful model of an object, it is enough to have a set of measurement results on the object. In this particular case, the dynamic properties of the control function were not included into the model, but this was justified by the fact that the PA is much faster than the rest of the control loop. Its contribution to overall dynamics of the control loop is thus negligible.

#### II.2. Operational amplifier design

In MAS9142A power controller, a high-performance operational amplifier (OA) is needed. It must fulfil all the specifications of its discrete counterpart on the original schematic. In this Section, the OA design for the power amplifier controller will be briefly presented. The schematic design methods and schematic topologies will not be detailed.

The design bases on the previous experience and literature, see e. g., [195], [196], [207], [196], [197], [198], [199], [205], [206], [209], [210], [211].

#### II.2.1. Specification

Low noise, heavy load, rail-to-rail output operational amplifier with power-down feature was designed. The technology is 2.0  $\mu$ m linewidth molybdenum-gate MAS9T twin-well BeCMOS process with 10 k $\Omega$  thin-film resistors, high-density metal-insulator-metal type (MIM) capacitors

and bipolar transistors. The OA has been processed on the MAS2602 MPW run. Maximum drive capability is  $C_L=200 \text{ pF}$ ,  $I_{\text{load}}=\pm 5 \text{ mA}$ . Required bias current for the operational amplifier is  $-5 \mu A$ . Bias block has to be of PTAT type.

Input common mode ranges from VSS to VDD–0.8 V. Nominal common-mode voltage is designed close to 0 V. All characteristics in the following specification (Table 4) are at room temperature and with 10 k $\Omega \parallel$  10 pF load, if not said otherwise.

| Parameter                                 | Symbol              | Conditions                                          | Min                       | Тур               | Max  | Units |
|-------------------------------------------|---------------------|-----------------------------------------------------|---------------------------|-------------------|------|-------|
| Supply Voltage                            | $V_{\rm DD}$        |                                                     | 2.8                       | 3.6               | 6.0  | V     |
| Bias current                              | I <sub>BIAS</sub>   |                                                     |                           | -5                |      | μA    |
|                                           |                     | V <sub>DD</sub> =3.6 V, V <sub>CM</sub> =1.8 V      | 2.4                       | 2.6               | 2.9  | mA    |
| Supply current                            | $I_{\rm DD}$        | $V_{\rm DD}$ =3.6 V, $V_{\rm CM}$ =0.01 V           | 0.74                      | 1.1               | 1.30 | mA    |
|                                           |                     | $V_{\rm DD}$ =3.6 V, $V_{\rm CM}$ =2.8 V            | 0.83                      | 0.86              | 1.30 | mA    |
| Power Dissipation                         | $P_{\rm d}$         | V <sub>DD</sub> =3.6 V, V <sub>CM</sub> =02.8 V     | 2.7                       | 4.0               | 10.4 | mW    |
| Current consumption in<br>Power Down Mode | I <sub>DD, PD</sub> | <i>V</i> <sub>DD</sub> =3.6 V, T=+27 °C             |                           | $2.0^{*1}$        |      | nA    |
| Power Dissipation in Power<br>Down Mode   | $P_{d, PD}$         | $V_{\rm DD}$ =3.6 V, T=+27 °C                       |                           | 7.2*1             |      | nW    |
| Offset Voltage (systematic)               | V <sub>OS, S</sub>  | V <sub>DD</sub> =4.5 V, T=+27 °C                    |                           | $0.8^{*1}$        |      | mV    |
| Offset Voltage                            | $V_{\rm OS}$        | $V_{\rm DD}$ =3.6 V, $V_{\rm CM}$ =1.8 V            | -4.9                      | -0.28             | 10.3 |       |
|                                           |                     | $V_{\rm DD}$ =3.6 V, $V_{\rm CM}$ =0.01 V           | -4.8                      | -0.29             | 9.5  | mV    |
|                                           |                     | $V_{\rm DD}$ =3.6 V, $V_{\rm CM}$ =2.8 V            | -63                       | -33               | 63   |       |
|                                           |                     | $V_{\rm DD}$ =3.6 V, $V_{\rm CM}$ =1.8 V            | 90                        | 93                | 97   |       |
| DC Open Loop Gain                         | 1                   | $V_{\rm CM}$ =1.8 V no load                         | 90                        | 93                | 97   | dD    |
| De Open Loop Gam                          | AV, OL              | $V_{\rm CM}$ =0.01 V no load                        | 92                        | 93                | 95   | uВ    |
|                                           |                     | $V_{\rm CM}$ =2.8 V, no load                        | 84                        | 92                | 118  |       |
| Min Input CM Voltage                      | $V_{\rm CM-}$       |                                                     |                           | 0.0               |      | V     |
| Max Input CM Voltage                      | $V_{\rm CM^+}$      |                                                     |                           | $V_{\rm DD}$ -0.8 |      | V     |
| Vout min                                  | $V_{\rm M-}$        |                                                     | 0                         | 0.05              | 0.3  | V     |
| Vout max                                  | $V_{\rm M^+}$       |                                                     | V <sub>DD</sub> -<br>0.09 |                   |      | V     |
| CMRR                                      | CMRR                | $f=0, V_{CM}=1.8 V$                                 | 66                        | 76                | 128  |       |
|                                           |                     | $f=10 \text{ kHz}^{*2} V_{\text{CM}}=1.8 \text{ V}$ | 66                        | 72                | 76   | dB    |
|                                           |                     | $f=100 \text{ kHz}^{*2} V_{CM}=1.8 \text{ V}$       | 37                        | 46                | 56   |       |
| PSRR VDD                                  | PSRR+               | $f=0, V_{CM}=1.8 V$                                 | 65                        | 74                | 89   |       |
|                                           |                     | $f=1 \text{ kHz}^{*2} V_{CM}=1.8 \text{ V}$         | 66                        | 72                | 81   |       |
|                                           |                     | $f=10 \text{ kHz}^{*2} V_{\text{CM}}=1.8 \text{ V}$ | 57                        | 62                | 67   | dB    |
|                                           |                     | $f=100 \text{ kHz}^{*3} V_{CM}=1.8 \text{ V}$       | 24                        | 26                | 28   |       |
|                                           |                     | $f=1 \text{ MHz}^{*3} V_{\text{CM}}=1.8 \text{ V}$  | 20                        | 20                | 21   |       |
| Unity Gain Frequency                      | f <sub>U</sub>      | $V_{\rm CM}$ =1.8 V, no load                        |                           | 5.2               |      |       |
|                                           | ĺ                   | $V_{\rm CM}$ =1.8 V, $R_L$ to VSS                   |                           | 5.2               |      | MHz   |
|                                           |                     | $V_{\rm CM}$ =1.8 V, $R_L$ to VDD                   |                           | 5.2               |      |       |
| Gain Margin <sup>*1</sup>                 | G <sub>m</sub>      |                                                     | 5.5                       |                   | 10   | dB    |
| Phase Margin <sup>*1</sup>                | $\varphi_{ m m}$    |                                                     | 23                        |                   | 36   | deg   |
| Slew Rate , $0.3 - 2.8$ V step            | SR+                 | See note *4                                         | 0.3                       | 3.2               |      | V/µs  |
| Fall time, $2.8 - 0.3$ V step             | t <sub>F-</sub>     |                                                     | 0.15                      | 0.39              | 0.64 | μs    |

Table 4. Specifications of the OA

| Small signal overshoot,      | OS                 |                                  | 1.6    | %      |
|------------------------------|--------------------|----------------------------------|--------|--------|
| 1.25-1.85V step              |                    |                                  |        |        |
| Small signal undershoot,     | US                 |                                  | 0.8    | %      |
| 1.25-1.85V step              |                    |                                  |        |        |
| Total Harmonic Distortion    | THD                | f=9 kHz, amplitude 0.5V, offset  | -100   | dB     |
| (unity gain buffer)          |                    | 1.8 V                            |        |        |
| Input referred noise voltage | V <sub>n, in</sub> | High frequency (above 100 kHz)   | 0.56   |        |
| (integrated)                 |                    | Low frequency (DC-100 kHz)       | 0.061  | mV     |
|                              |                    | Low frequency, with mains filter | 0.027  |        |
| Cell Width                   | Width              | MAS9T, 2µm linewidth             | 770    | μm     |
| Cell Height                  | Height             | MAS9T, 2µm linewidth             | 386.25 | μm     |
| Cell Area                    | Area               | MAS9T, 2µm linewidth             | 0.297  | $mm^2$ |

Notes in the table: <sup>\*1</sup> Simulated quantity (not measured); in simulations the load=700  $\Omega$ ||150 pF

\*<sup>2</sup> Input device: BK3105, output device BK3005

\*3 Input device: HP AWG, output device Tektronix TVS621

<sup>\*4</sup> Slew rate measurement is not reliable, because due to the construction of the OA, the SR decreases rapidly near the VDD rail.

#### II.2.2. Design flow

The OAOMA11 operational amplifier is designed for the RF power amplifier control ICs like MAS9142A. There are special requirements for such operational amplifiers. Among others, the input common-mode range must include negative supply rail. The output of the operational amplifier must be rail-to-rail, in power down mode the output must be dragged to VSS, the input impedance must be high and the OA must be able to drive large resistive and capacitive loads. Due to the rather noisy working environment, the OA must have rather high PSRR values to ensure correct operation of the power control loop.

The input stage of the OA is realized as floating-PMOS source follower MIN1, MIN2. Then the bipolar differential input stage Q1, Q2 follows. This configuration shifts the input commonmode range down, to include the negative supply rail. The differential pair Q1, Q2 is loaded by the NMOS folded cascode stage MNFC1, MNFC2. Bipolar current mirror QFM1, QFM2 serves as active load for the folded cascode stage.

The output stage is class-AB and consists of transistors M1-M8. There are two translinear loops involved in the quiescent mode biasing of the output stage, namely M1-M3-M7-M5 and M2-M4-M8-M6. The complete OA schematic is shown in Figure 7. Figure 8 depicts the layout of the test chip which was designed for testing of the OAOMA11.



Figure 7. OAOMA11 schematic

Wp/Wn determined by Kn/Kp = 3.57



Figure 8. OAOMA11 testchip layout

#### II.3. Design-for-test

In this section, the needed laboratory and production tests for the power control IC, named MAS9142 are described.

Testing will be done with laboratory test system consisting of IntegraTEST VXIbus-based analog tester and IMS ATS 100 digital tester. Production tests will be done with a Credence STS 5000 production tester.

Laboratory tests will be done for components in SB-20 and TSSOP16 packages.

Temperature protection will be measured up to +180°C.

Temperature sensor shutdown-voltage will be characterized in SB-20 package measuring TEST-pin voltage as a function of temperature.

The toplevel schematics and the block schematics of MAS9142A are shown below.



Figure 9. Toplevel schematic of MAS9142A describing pin connections of TSSOP-16 package



Figure 10. Schematic of PACTL block

The pads named TEST and OAPLUS are not bonded in the production version of the MAS9142A, but they can be used in EWS-testing and testing of engineering samples.

The schematic of Power Amplifier Control block (PACTL) is shown in Figure 10, the chip layout and bonding diagram are presented in Figure 11 and Figure 12, respectively. The voltage regulator (REGULATOR2) schematic is out of the scope of this Thesis and is not shown.



Figure 11. MAS9142A layout



Figure 12. MAS9142A bonding diagram for TSSOP16 package

#### II.4. Measurement conditions and external components

II.4.1. External components for supply decoupling

Nominal supply voltage for MAS9142A is 3.6 V. Minimum is 3.0 V and maximum is 6.0 V.

The VDD1 (pin 15 on TSSOP16) and VDD2 (pin 10 on TSSOP16) must be connected together on the *swap card* (<u>not</u> on probe card, see Figure 13).

The VSS1 (pin 5 on TSSOP16) and VSS2 (pin 9 on TSSOP16) must be connected together on the *swap card* (<u>not</u> on probe card, Figure 13).

The decoupling capacitors must be placed as close to the chip as possible:

Connect 1 nF plastic-dielectric in parallel with 68 pF ceramic capacitor between VSS1 (5) and VDD1 (15).

Connect 10 nF plastic-dielectric capacitor between VSS2 (9) and VDD2 (10) as shown in Figure 13.

The common resistance for the two supply voltages must be as small as possible. It is also recommended to connect a 100 pF decoupling capacitor to the point where the power and ground lines converge on the swap card:



Figure 13. Supply connections and decoupling

The leads of the decoupling capacitors must be as short as possible to minimise the ESR and parasitic inductance.

#### II.4.2. Other external components

- 1. Bypass capacitor 100 nF between CBYPASS pin and VSS2 (as close to the chip as possible);
- 2. Regulator output capacitor 1 µF between VROUT and VSS2 (as close to the chip as possible);
- 3. Feedback resistor 100 k $\Omega$  between OAOUT and OAMINUS pins. This resistor must be programmably removable, i. e., it is necessary to connect it via relay.

#### II.5. Measurement specification of the PAC

#### II.5.1. Measurements of the LDO voltage regulator

The regulator is a common MAS voltage regulator with temperature protection and output current limitation. Thermal protection block is shared with the PACTL block. The nominal output voltage of the regulator is 2.8 V; nominal output current is 50 mA.

The testing of the regulator will not be detailed here.

#### II.5.2. DC measurements

#### II.5.2.1 Supply current measurements

Supply current consumption should be measured in the five operating modes defined in Table 1 on page 12. The values of the test limits will be specified in Table 5 below.

| VRCTRL | ENREF | TXEN | Result:                  | Current limits |
|--------|-------|------|--------------------------|----------------|
| 0      | 0     | 0    | Total power-down         | <5µA           |
| 0      | *     | 1    | Only PAC works           | 0.51.3mA       |
| 0      | 1     | 0    | 'Warm-up' for references | 0.120.24mA     |
| 1      | *     | 0    | Only regulator works     | 0.220.36mA     |
| 1      | *     | 1    | Everything works         | 0.61.4mA       |

Table 5. Supply current of PAC in various operating modes.

Input current of the digital input pads (TXEN, VRCTRL and ENREF) should be measured in all states. The current at low state should be close to zero and in high state, it could be calculated as  $I_{LEAK,H}=V_{DD}/(900 \text{ k}\Omega \pm 30\%)$ .

Bias current for the external Schottky diodes must be measured from the DRECT to VSS1 and from DTEMP to VSS1. The test limits are listed in Table 6:

Table 6. Bias currents for Schottky diodes.

| Current from DRECT to VSS1 | 2140µA |
|----------------------------|--------|
| Current from DTEMP to VSS1 | 2344µA |

#### II.5.2.2 Voltage measurements

Reference voltage measurement:

- 1. All external components from DTEMP pin must be disconnected.
- 2. Put the chip into "reference warm-up" state by applying 0 V to VRCTRL and TXEN, and VDD to the ENREF pin.
- 3. Wait for 10 ms
- 4. Measure the voltage at the DTEMP pin respective VSS1 with a high-impedance voltmeter. The voltage must be  $1.744 V \pm 5\%$ .
- 5. Measure voltage at the CBYPASS pin respective VSS2. The voltage must be  $2.0 V \pm 5\%$ .

#### II.5.2.3 Resistance measurements

The power supplies must be connected to the chip to prevent the ESD protection diodes from opening during the measurements. The chip must be in total power-down mode (see Table 5 above).

The resistances that can be measured and their values are listed below. Note that the 30% tolerance must be allowed due to process variations.

- 1. VAPC—OAOUT: 100 Ω±30% (tests: ROF1)
- 2. DTEMP—VSS1: 81.3 k $\Omega$  ±30% (tests: RBTEMP, RT1, RT2, RT3, buffer feedback resistors)
- 3. DTEMP—DRECT: 139.6 k $\Omega$  ±30%, DTEMP connected to VSS1 (tests: RBRECT plus all that are tested in previous test)
- 4. OAMINUS—VSS1: 45.3 k $\Omega$ ±30% (tests: RT2 plus all that are tested in test 2.)
- 5. OAPLUS—DRECT: 100 kΩ±30% (tests: RRF1)
- 6. OAPLUS—RAMP: 43.7 kΩ±30% (tests: RA1, RA2)
- 7. DRECT—RAMP: 143.7 kΩ±30%, DRECT connected to VSS1 (tests: RA1, RA2, RRF1)

The tests 1, 2, 3 and 7 are essential; others duplicate some tests on the resistors.

#### **II.5.2.4 DC transfer function measurements**

The following is valid provided there is a  $100k\Omega$  resistor connected between the OAOUT and OAMINUS pad. All voltages are measured respective to VSS1. The DC transfer characteristic of the PACTL block can then be expressed as

$$V_{APC} = 2.634 V_{RAMP} + 1.151 V_{DRECT} - 1.000 V_{DTEMP} - 0.100 V_{REF},$$
(3)

where  $V_{REF}$  denotes on-chip reference voltage and is always equal to 2.8 V.

The following points of the transfer characteristic should be measured. In DC transfer function measurements, allow for a tolerance of  $\pm 25\%$ .

|           | Measure   |          |          |
|-----------|-----------|----------|----------|
| DTEMP [V] | DRECT [V] | RAMP [V] | VAPC [V] |
| 0.2       | -1.5      | 1.0      | 0.428    |
|           |           | 1.5      | 1.745    |
|           | -1.0      | 1.0      | 1.003    |
|           |           | 1.5      | 2.320    |
|           | -0.5      | 0.5      | 0.262    |
|           |           | 1.0      | 1.579    |
|           | 0         | 0.5      | 0.837    |
|           |           | 1.0      | 2.154    |

#### Table 7. DC transfer characteristics

#### II.5.3. AC measurements

#### **II.5.3.1** Frequency response measurements

Three frequency responses should be measured: RAMP $\rightarrow$ VAPC, DRECT $\rightarrow$ VAPC and DTEMP $\rightarrow$ VAPC.

The AC source for measurement from the RAMP input must have such DC offset that it would yield 1.8 V voltage at the VAPC pin of the chip and is calculated using formula (3). The DC offsets for DTEMP and DRECT sources are 0 V. For resistor error of 0%, the DC offset for the RAMP pin is 0.79 V, and for a full range of resistor tolerance,  $\pm 30\%$ , the required offset voltage is 0.63...0.92 V. The on-chip absolute resistor tolerance can be calculated from all resistor measurements except the OAOUT-VAPC measurement, since between these pins, a molybdenum resistor is used instead of thin-film resistor.

All three frequency responses are low-pass by shape.

The points of interest of the frequency responses are indicated in the three tables below.

Table 8. Frequency response RAMP→VAPC

| RAMP→VAPC |       |            |  |
|-----------|-------|------------|--|
| Frequency | Gain  | Gain in dB |  |
| 1kHz      | 2.704 | 8.66       |  |
| 10kHz     | 2.704 | 8.66       |  |
| 79kHz     | 1.0   | 0.0        |  |

#### Table 9. Frequency response DRECT→VAPC

| DRECT→VAPC                                               |      |            |  |
|----------------------------------------------------------|------|------------|--|
| NB! Apply appropriate DC voltage to RAMP pin! (see text) |      |            |  |
| Frequency                                                | Gain | Gain in dB |  |
| 1kHz                                                     | 1.18 | 1.30       |  |
| 10kHz                                                    | 1.13 | 1.08       |  |
| 26kHz                                                    | 1.0  | 0.0        |  |

Table 10. Frequency response DTEMP→VAPC

| DTEMP→VAPC                                               |                           |            |  |
|----------------------------------------------------------|---------------------------|------------|--|
| NB! Apply appropriate DC voltage to RAMP pin! (see text) |                           |            |  |
| Frequency                                                | Gain                      | Gain in dB |  |
| 1kHz                                                     | -1.0                      | 0.0        |  |
| 10kHz                                                    | -0.975                    | -0.22      |  |
| 44kHz                                                    | $ 0.707 e^{j136^{\circ}}$ | -3.0       |  |

The phase in Table 10 is indicated for reference only. Its measurement is not required. The allowed tolerance for all of the AC measurements are  $\pm 2.0$  dB.

#### II.6. Sophisticated measurements

The following measurements are too complicated to perform in production testing or exceed the capabilities of the production tester. Thus the tests described in this subsection are only performed in the laboratory.

#### II.6.1. Temperature measurements

Use the Thermonics 2500 Precision Temperature forcing system for application of the temperature to the DUT.

Make temperature measurements with 5 good samples in 5 temperature points:  $-40^{\circ}$ C,  $0^{\circ}$ C,  $+27^{\circ}$ C,  $+85^{\circ}$ C and  $+125^{\circ}$ C. Use reduced-length laboratory test program for the temperature measurements except for one sample, for which the full-length test program must be used. The shorter labtest program is used to reduce the temperature stress applied to other components on the laboratory PCB.

Measure the functionality of the thermal protection block by sweeping the temperature and measuring the regulator output voltage at the VROUT pin. The thermal protection is engaged when temperature rises over approximately  $+160^{\circ}$ C and will turn the chip on again when the temperature has decreased to about  $+150^{\circ}$ C.

The temperature dependences of the CBYPASS and VROUT voltages could also be measured.

#### II.6.2. RF crosstalk measurements

Measure the RF cross-talk with 1 good sample and in the following 5 frequency points: 100 MHz, 450 MHz, 900 MHz, 1.8 GHz, 2 GHz. Use bursted RF signal and constant input RF signal amplitude. Take into account that the real voltage on the DUT will be 4 times larger than indicated on the RF generator's display: 2 times for the unmatched transmission line effect and the other 2 times for the 100% amplitude modulation (0% to 200% in amplitude).

Measure the following cross-talk characteristics:

VDD→VROUT; VDD→CBYPASS; VDD→VAPC. The cross-talk from PSENSE pin to VROUT pin must also be measured in the indicated frequency points with two amplitude values: "small" (100 mV) and "big" (2 V). The amplitude values are approximate.

The RF behaviour of the on-chip 10 pF RF decoupling capacitor  $C_{RF}$  must be measured. For that purpose, apply the RF signal to the PSENSE pin and measure the RF output level at the DRECT pin.

#### II.7. RF interference measurement

Laboratory measurement results of MAS9142A on RF-optimized PCB are reported here. The samples in production package (TSSOP16) were measured. The samples were encapsulated from prototype lot 29934.1. Two versions of RF-optimized PCB were made to test the functionality of the internal RF decoupling capacitor of MAS9142A, as specified in Section II.6.2 and to compare the results with the external capacitor.

Two versions of the laboratory measurement PCBs were made for the RF measurements. The only difference between the two schematics is the presence of the RF decoupling capacitor. This capacitor is present on the MAS9142\_RF\_PCB and missing in the

MAS9142\_RF\_PCB\_EXTRA. The two versions of the PCBs were made since the on-chip RF characteristics were not known. The measurement results of the two testboards were compared to evaluate if the on-chip capacitor could be used for RF decoupling in the mobile telephone.

The schematics of the measurement PCBs are shown in Figure 14 and Figure 15 below.

Note that the RF signal is given to different pins on the PCB's. When the external capacitor is involved, the RF goes through that capacitor to the DRECT (3) pin of the MAS9142A. When the external RF capacitor is not employed, the RF is given to pin 4 (PSENSE) as can be seen from Figure 14. In this case, the internal RF decoupling capacitor is used.

The two buffers on the both PCBs are for the decoupling purposes and serve as decouplers for the excessive capacitive loading presented by the laboratory tester cables. The amplifier with the LM7131 operational amplifier is a feedback for the PA controller and forces the loop to be stable, as there is no on-chip DC feedback for the OA that is on the MAS9142A. It can also be viewed as the "PA model".







Figure 15. PCB without RF capacitor

MAS9142A RF measurements were done using IntegraTEST laboratory tester, a HP E2000S RF generator and TEK TDS744A four-channel oscilloscope. The temperature was forced using the Thermonics 2500 Precision Temperature Forcing System.

#### II.7.1. Measurement results

Two types of measurements were performed with the MAS9142 RF PCBs. These were the transient measurements (to evaluate the temporal waveforms at the output of the chip) and sweeping measurements, where RF signals with long duration were used to ensure the steady state of the device under test. Then the amplitude of the RF input signal was swept at 2 frequency points, 900 MHz and 1.8 GHz, from -30 to +10 dBm in 0.5 dB steps. Additionally, the frequency was swept from 100 to 2000 MHz in 10 MHz steps and the RF amplitude was held constant at +6 dBm.



Figure 16. Oscilloscope pictures of waveforms on MAS9142: a) with MAS9142\_RF\_PCB and b) with MAS9142\_RF\_PCB\_EXTRA.

RF frequency in the Figure 16 above is 500 MHz and oscilloscope channel 1 (upper curve on both screen prints) is VAPC signal (pin 13) and channel 2 (lower curve) is RAMP signal (pin 6). 500 MHz, 0 dBm (as read from generator display) pulsed input signal with 1.072 ms period and 336 us duty cycle was used for these measurements.

It can be seen from this figure, that the voltages on MAS9142\_RF\_PCB are offset by approximately 70 mV with respect to the corresponding voltages on the other PCB, the MAS9142\_RF\_PCB\_EXTRA. This was found to be caused by the mismatching resistors on the PCB, which caused different quiescent DC levels on both versions of the board. It should be emphasized that this offset has nothing to do with the DUT itself, but is caused purely by the test equipment.

The RF frequency response of the MAS9142A was measured at frequencies of 100 MHz until 2 GHz with 100 MHz steps. The input RF level was 0 dBm (at generator display), and the pulsed RF was used as previously. The curves for the PCB and EXTRA are shown in Figure 17.





The difference of the two PCBs is remarkable. The PCB which uses internal RF capacitor of MAS9142 seems to behave much better than the PCB with external capacitor.

The ratio of the two voltage swings is shown as a red line [the line with triangle markers].

In the next experiment, a linear ramp of RF signal with constant frequency was used as the input signal and the RAMP signal was measured as the output signal. The comparative graphs of one period of the RF ramp (averaged with 10 consecutive signal periods) at 450, 900, 1800 and 1900 MHz were measured. The results are shown in figures below.

In Figure 18, the RAMP signals (pin 6) for the frequencies of 450 and 900 MHz are shown. It can be seen from the curves that while at 450 MHz, the amplitude of the RAMP is almost equal for the two test boards, but substantial difference has been developed at already 900 MHz. Figure 19 shows that this is also valid for the frequencies of 1800 and 1900 MHz.

Finally, Figure 20 illustrates the ratios of the RAMP signals at different frequencies. The ratios are taken between the RAMP outputs of the MAS9142\_RF\_PCB and MAS9142\_RF\_PCB\_EXTRA, the former divided by the latter. The great jitter at very low amplitude levels is caused by the measurement noise. The average ratios are collected into the following table.

Table 11. Average ratios of RAMP signals on different PCBs

| Abs.   | dB                                           |
|--------|----------------------------------------------|
| 0.9199 | -0.725                                       |
| 0.6301 | -4.011                                       |
| 0.2583 | -11.76                                       |
| 0.3608 | -8.85                                        |
|        | Abs.<br>0.9199<br>0.6301<br>0.2583<br>0.3608 |



Figure 18. RAMP signals at 450 and 900 MHz



Figure 19. RAMP signals at 1800 and 1900 MHz



Figure 20. Amplitude ratios at different frequencies

The amplitude of RF signal was swept from -30 to +10 dBm, as read from the RF signal generator display. Two frequency points, 900 MHz and 1800 MHz were measured, and both 9142\_RF\_PCB and 9142\_RF\_PCB\_EXTRA were measured in three temperature points, namely  $-40^{\circ}$ C,  $+25^{\circ}$ C and  $+85^{\circ}$ C. Measurements at higher temperatures were not possible due to potential thermal damages to test equipment (RF cables).

The closed loop operation of both PCBs was used. The input was at the RF decoupling capacitor (9142\_RF\_PCB) and the PSENSE pin of MAS9142 (9142\_RF\_PCB\_EXTRA). The output voltage was measured at the VAPC pin of MAS9142 on both PCBs.

The results of the amplitude sweep are shown in Figure 21 and Figure 22 below. It is interesting to note that the 9142\_RF\_PCB behaves very oddly at temperature -40°C and input frequency of 1800 MHz. (see Figure 22). This strange behaviour can be explained with the changes of other component values in temperature. This is particularly true for the off-chip decoupling capacitor, since the comparison with 9142\_RF\_PCB\_EXTRA (with on-chip decoupling capacitor) there is no such observation.

To illustrate the differences of the two boards in more details, the normalized VAPC values are plotted in Figure 23 and Figure 24, in logarithmic scale. The normalization is done by subtacting the 'zero input' value of VAPC from the measured VAPC and taking the absolute value of the result to be able to use logarithmic scale.

In Figure 25, the ratios of the normalized VAPC values for the two boards are plotted, for both 900 and 1800 MHz and temperatures +25 and +85°C. It should be noted that while there is no big difference in the 900 MHz curves, the 1800 MHz curve shows quite large differences. This might be caused by inappropriate RF decoupling capacitor on the 9142\_RF\_PCB. The actual cause for this large difference is not known.







Figure 22. Amplitude sweep at 1800MHz



Figure 23. Amplitude sweep, 900MHz, normalized VAPC



Figure 24. Amplitude sweep, 1800MHz, normalized VAPC


Figure 25. Ratios of normalized VAPC values

The frequency was swept from 100 to 2000 MHz, in 10 MHz steps. The RF input signal amplitude was +6 dBm. Also here, first the measurement results are shown in Figure 26. Then, the normalized VAPC values (normalized again with respect of the 'zero input' VAPC value and absolute value taken) are plotted in Figure 27, in logarithmic scale. It should be noted that at low temperatures and at frequencies above approximately 1.2 GHz, the 9142\_RF\_PCB almost does not work. It is also interesting to point out the sharp zeros in the curve, they are also seen in all other curves, but less sharply. Their presence in all measurements allows us to conclude that these zeros at frequencies of approximately 1370, 1420, 1650, 1850 and 1900 MHz are the properties of the measurement equipment, not the DUT.

Finally, the comparison is made of the frequency responses of the two measurement boards. It can be concluded by inspecting Figure 27, that at frequencies above 1.2 GHz, the off-chip RF decoupling capacitor of the 9142\_RF\_PCB has some parasitic resonances and thus the measurements above 1.2 GHz are not very reliable, especially at low temperatures (namely,  $-40^{\circ}$ C).



Figure 26. Frequency sweep results



Figure 27. Normalized VAPC in frequency sweep



Figure 28. Normalized VAPC ratios at different temperatures

# II.7.2. Conclusion

RF properties of MAS9142A chip were measured in the reported laboratory test.

The aim of the measurements was to evaluate the on-chip RF decoupling capacitor of the MAS9142. The RF response of the MAS9142 was measured both with on-chip and off-chip RF decoupling capacitors.

As seen from the measurements, the on-chip RF capacitor is usable and can produce better results than the used off-chip capacitor, especially at frequencies higher than 1.2 GHz. This is believed to be caused of the parasitic resonances of the discrete capacitor, which is used for RF signal decoupling at the DRECT input of the MAS9142A on 9142\_RF\_PCB.

The result of this measurement is that one could freely use the internal RF decoupling capacitor of MAS9142 in a cellular phone and get rid of one more external discrete component. For the reference, the discrete component count that is replaced by the MAS9142A in cellular phone, is 22, including the RF decoupling capacitor. The suitability for integration of the other 21 components (resistors, capacitors, operational amplifier and LDO voltage regulator) was known in beforehand and did not require extra studying.

# **III. RF power measurement techniques**

In order to reduce the component count in mobile phone even further, one has to seek for possibilities to replace the separate Schottky diode pair used for power detection in the power control circuit under investigation, see Figure 14 and Figure 15 on page 30. The idea that has been investigated relies on the fact that there are bipolar transistors available in the used IC technology (both PNP and NPN transistors). At least equally important is the fact that in rectification mode, the transistor will not act as amplifier – this would lead to novel application of a BJT in above- $f_T$  frequency range.

A new research project, MAS2099 was started. At first, the alternative schematic solutions for the RF rectifiers were chosen and the RECTIF1 IC chip was designed. On chip RECTIF1, there are six different schematics of rectifiers. Each rectifier consists of two diodes: one for rectifying and the other for temperature compensation. The details of the schematics and the layout are presented below.



Figure 29. Top schematic of RECTIF1 MPW structure



Figure 30. Schematic of R1 and R4 rectifier structures (they are identical)











Figure 33. Schematic of R5 rectifier structure







Figure 35. Schematic of laboratory PCB



Figure 36. RECTIF1 chip layout

# III.1. Statistical measurements of amplitude characteristics

# III.1.1. General

The measurements were carried out using common SB20DIL test board. Due to that, the RF signals with frequencies above 500 MHz reached the DUT substantially attenuated. There have also been other reflection and transmission-line effects that affected the measurements.

The MAS9T technology used for fabrication of the RECTIF1 MPW structure has no RF active devices. The bipolar rectification transistors were forced to work as voltage followers

with large degeneration capacitors, which cause the DC bias to change while operating at high frequencies. That was the basic idea of rectification – the restoration of DC component of the input signal, that is proportional to the signal amplitude.

Due to mismatch at the RF generator  $\rightarrow$  DUT input interface and the 100% AM-pulsed output, the signal parameters indicated at the display of the RF generator (RMS value) and the DUT end of the signal cable (peak value) were different. The relationship between the generator output and the DUT input voltages is as follows:

### Table 12. Voltage levels at DUT

2 times due to mismatch (1Mohm -- 50ohm)

2 times due to 100% AM

1.414214 times due to RMS to amplitude conversion (sine signal

5.656854 times is amplitude bigger on chip

In the presentation of the measurement results, the REAL PEAK values at the DUT input are indicated as the input signal and the REAL PEAK values are also used in all figures throughout this section. The relationships between the generator and real peak values are shown in Table 13.

### Table 13. Input levels of the rectifiers

| generator | Real    | generator | Real  |
|-----------|---------|-----------|-------|
| mV RMS    | mV ampl | dBm       | dBm   |
| 1         | 5.657   | -47       | -34.9 |
| 2         | 11.31   | -41       | -28.9 |
| 3         | 16.97   | -37.4     | -25.4 |
| 5         | 28.28   | -33       | -21   |
| 7         | 39.6    | -30.1     | -18   |
| 10        | 56.57   | -27       | -14.9 |
| 15        | 84.85   | -23.5     | -11.4 |
| 20        | 113.1   | -21       | -8.93 |
| 30        | 169.7   | -17.4     | -5.41 |
| 40        | 226.3   | -14.9     | -2.91 |
| 50        | 282.8   | -13       | -0.97 |
| 60        | 339.4   | -11.4     | 0.61  |
| 70        | 396     | -10.1     | 1.95  |
| 80        | 452.5   | -8.93     | 3.11  |
| 90        | 509.1   | -7.9      | 4.14  |
| 100       | 565.7   | -6.99     | 5.05  |
| 120       | 678.8   | -5.41     | 6.64  |
| 150       | 848.5   | -3.47     | 8.57  |
| 200       | 1131    | -0.97     | 11.1  |
| 250       | 1414    | 0.97      | 13    |
| 300       | 1697    | 2.55      | 14.6  |
| 350       | 1980    | 3.89      | 15.9  |
| 400       | 2263    | 5.05      | 17.1  |
| 450       | 2546    | 6.07      | 18.1  |
| 500       | 2828    | 6.99      | 19    |
| 600       | 3394    | 8.57      | 20.6  |
| 700       | 3960    | 9.91      | 22    |

All measurements were carried out at room temperature and the supply voltage was 3.0 V. Amplitude responses of all nine chips were measured at four frequencies: 100 MHz, 450 MHz, 900 MHz and 1.8 GHz. Rectifier structures R1-R4 and R6 were measured on all chips, whereas

the R5 structure was measured on chip number 1 only. Thus, there is not statistics available for R5 rectifier structure. Please refer to Figure 29 – Figure 35 above for the chip schematics.

## III.1.2. Statistical results

The statistical results of the measurements of rectifier structures R1-R4 are in the following table (Table 14). Error percentages are calculated as average  $\pm 1\sigma$ .

|                | Deal            |             | Deal        |       | R1     |        |       | R2    |        |       | R3    |        |       | R4    |        |
|----------------|-----------------|-------------|-------------|-------|--------|--------|-------|-------|--------|-------|-------|--------|-------|-------|--------|
| gene<br>mV RMS | Real<br>mV ampl | gene<br>dBm | Real<br>dBm |       | 100MHz |        |       |       |        |       |       |        |       |       |        |
|                | int ampi        | abiii       | abiii       | Avg   | Stdev  | Error% | Avg   | Stdev | Error% | Avg   | Stdev | Error% | Avg   | Stdev | Error% |
| 10             | 56.57           | -26.99      | -14.95      | 18.04 | 0.52   | 2.88%  | 17.73 | 0.141 | 0.80%  | 18.16 | 0.159 | 0.88%  | 18.73 | 0.346 | 1.85%  |
| 20             | 113.14          | -20.97      | -8.93       | 55.36 | 0.841  | 1.52%  | 54.18 | 0.484 | 0.89%  | 54.44 | 0.26  | 0.48%  | 57    | 0.424 | 0.74%  |
| 50             | 282.84          | -13.01      | -0.97       | 189   | 4.301  | 2.28%  | 181.6 | 1.59  | 0.88%  | 184.8 | 1.202 | 0.65%  | 191.3 | 2.236 | 1.17%  |
| 100            | 565.69          | -6.99       | 5.05        | 426.9 | 6.936  | 1.62%  | 408.3 | 1.581 | 0.39%  | 413.9 | 3.951 | 0.95%  | 436.4 | 0.882 | 0.20%  |
| 200            | 1131.37         | -0.97       | 11.07       | 908.2 | 14.51  | 1.60%  | 870.7 | 4.472 | 0.51%  | 874.4 | 5.981 | 0.68%  | 921.1 | 3.333 | 0.36%  |
| 300            | 1697.06         | 2.55        | 14.59       | 1396  | 26.51  | 1.90%  | 1329  | 13.64 | 1.03%  | 1379  | 15.37 | 1.11%  | 1424  | 11.02 | 0.77%  |
| 400            | 2262.74         | 5.05        | 17.09       | 1921  | 27.59  | 1.44%  | 1842  | 4.41  | 0.24%  | 1850  | 14.14 | 0.76%  | 1912  | 17.16 | 0.90%  |
| 500            | 2828.43         | 6.99        | 19.03       | 2394  | 31.27  | 1.31%  | 2317  | 10    | 0.43%  | 2321  | 7.817 | 0.34%  | 2386  | 16.67 | 0.70%  |
| 600            | 3394.11         | 8.57        | 20.61       | 2569  | 3.78   | 0.15%  | 2500  | 0     | 0.00%  | 2450  | 46.1  | 1.88%  | 2523  | 12.25 | 0.49%  |
|                |                 | -           |             |       |        |        |       |       | 450N   | IHz   |       |        |       |       |        |
| 10             | 56.57           | -26.99      | -14.95      | 13.83 | 0.255  | 1.84%  | 13.49 | 0.162 | 1.20%  | 15.23 | 0.269 | 1.77%  | 13.4  | 0.424 | 3.17%  |
| 20             | 113.14          | -20.97      | -8.93       | 44.88 | 0.65   | 1.45%  | 43.16 | 0.536 | 1.24%  | 47.13 | 0.616 | 1.31%  | 42.73 | 1.068 | 2.50%  |
| 50             | 282.84          | -13.01      | -0.97       | 166.5 | 2.268  | 1.36%  | 153.6 | 1.236 | 0.80%  | 162.2 | 1.922 | 1.18%  | 152.7 | 2.318 | 1.52%  |
| 100            | 565.69          | -6.99       | 5.05        | 393.4 | 6.781  | 1.72%  | 348.1 | 1.537 | 0.44%  | 369   | 4.301 | 1.17%  | 349.6 | 5.548 | 1.59%  |
| 200            | 1131.37         | -0.97       | 11.07       | 841.3 | 3.536  | 0.42%  | 757.4 | 3.283 | 0.43%  | 787.8 | 8.743 | 1.11%  | 744.6 | 17.84 | 2.40%  |
| 300            | 1697.06         | 2.55        | 14.59       | 1254  | 5.175  | 0.41%  | 1149  | 23.15 | 2.02%  | 1222  | 6.667 | 0.55%  | 1145  | 20.27 | 1.77%  |
| 400            | 2262.74         | 5.05        | 17.09       | 1663  | 11.65  | 0.70%  | 1554  | 10.14 | 0.65%  | 1670  | 15.81 | 0.95%  | 1568  | 32.44 | 2.07%  |
| 500            | 2828.43         | 6.99        | 19.03       | 2133  | 20.53  | 0.96%  | 2019  | 22.61 | 1.12%  | 2119  | 54.19 | 2.56%  | 2022  | 45.22 | 2.24%  |
|                |                 |             |             |       |        |        |       |       | 900N   | /Hz   |       |        |       |       |        |
| 10             | 56.57           | -26.99      | -14.95      | 5.025 | 0.175  | 3.49%  | 3.944 | 0.133 | 3.38%  | 4.3   | 0.235 | 5.45%  | 4.556 | 0.3   | 6.60%  |
| 20             | 113.14          | -20.97      | -8.93       | 18.29 | 0.679  | 3.71%  | 14.48 | 0.497 | 3.43%  | 15.42 | 0.719 | 4.66%  | 16.52 | 0.98  | 5.93%  |
| 50             | 282.84          | -13.01      | -0.97       | 78.95 | 2.211  | 2.80%  | 64.01 | 1.607 | 2.51%  | 66.11 | 2.207 | 3.34%  | 72.16 | 3.01  | 4.17%  |
| 100            | 565.69          | -6.99       | 5.05        | 202.1 | 4.704  | 2.33%  | 161.1 | 3.887 | 2.41%  | 166.3 | 5.099 | 3.07%  | 181.9 | 6.274 | 3.45%  |
| 200            | 1131.37         | -0.97       | 11.07       | 470.5 | 9.304  | 1.98%  | 365.3 | 9.014 | 2.47%  | 381.8 | 9.55  | 2.50%  | 418.7 | 13.34 | 3.19%  |
| 300            | 1697.06         | 2.55        | 14.59       | 753   | 15.53  | 2.06%  | 575.6 | 15.39 | 2.67%  | 593.9 | 15.45 | 2.60%  | 654.7 | 25.88 | 3.95%  |
| 400            | 2262.74         | 5.05        | 17.09       | 1033  | 21.21  | 2.05%  | 777.6 | 18.16 | 2.34%  | 819.1 | 24.96 | 3.05%  | 886   | 28.77 | 3.25%  |
| 500            | 2828.43         | 6.99        | 19.03       | 1290  | 25.63  | 1.99%  | 987.6 | 27.74 | 2.81%  | 1013  | 38.67 | 3.82%  | 1096  | 54.25 | 4.95%  |
| 600            | 3394.11         | 8.57        | 20.61       | 1530  | 17.1   | 1.12%  | 1196  | 33.35 | 2.79%  |       |       |        | 1208  | 128   | 10.59% |
|                | i               | i           | i           |       | 1      | T      | 1     | 1     | 1.8G   | iHz   |       | 1      | 1     |       |        |
| 10             | 56.57           | -26.99      | -14.95      | 0.414 | 0.038  | 9.12%  | 2     | 0.12  | 5.98%  | 1.711 | 0.127 | 7.42%  | 0.444 | 0.133 | 30.00% |
| 20             | 113.14          | -20.97      | -8.93       | 1.943 | 0.113  | 5.84%  | 7.788 | 0.429 | 5.51%  | 6.533 | 0.469 | 7.18%  | 1.833 | 0.24  | 13.08% |
| 50             | 282.84          | -13.01      | -0.97       | 11.77 | 0.692  | 5.88%  | 40.8  | 1.571 | 3.85%  | 34.57 | 1.877 | 5.43%  | 10.88 | 1.335 | 12.27% |
| 100            | 565.69          | -6.99       | 5.05        | 40.4  | 2.307  | 5.71%  | 112.9 | 3.523 | 3.12%  | 97.87 | 4.458 | 4.55%  | 37.54 | 4.027 | 10.73% |
| 200            | 1131.37         | -0.97       | 11.07       | 119.3 | 4.716  | 3.95%  | 270.6 | 8.518 | 3.15%  | 250.2 | 8.729 | 3.49%  | 110.1 | 9.253 | 8.40%  |
| 300            | 1697.06         | 2.55        | 14.59       | 208   | 7.483  | 3.60%  | 437.8 | 11.78 | 2.69%  | 413.1 | 11.14 | 2.70%  | 193.4 | 15.9  | 8.22%  |
| 400            | 2262.74         | 5.05        | 17.09       | 308.6 | 9.964  | 3.23%  | 614.8 | 20.48 | 3.33%  | 587.3 | 9.165 | 1.56%  | 282.9 | 22.25 | 7.87%  |
| 500            | 2828.43         | 6.99        | 19.03       | 428   | 12.6   | 2.94%  | 822   | 27.15 | 3.30%  | 783   | 15.48 | 1.98%  | 391.8 | 28.4  | 7.25%  |
| 600            | 3394.11         | 8.57        | 20.61       | 557.1 | 17.54  | 3.15%  | 1036  | 32.04 | 3.09%  | 956.9 | 17.18 | 1.80%  | 510.3 | 36.06 | 7.07%  |

Table 14. RECTIF1 measurement results

All measured values in the above table are in mV DC.

The statistical results for rectifier structure R6 are shown in Table 15.

Table 15. Measurement results for rectifier R6

|                             |                 |                          |             |             | R6    |        |        |       |        |        |       |        |        |       |        |
|-----------------------------|-----------------|--------------------------|-------------|-------------|-------|--------|--------|-------|--------|--------|-------|--------|--------|-------|--------|
| <mark>gene</mark><br>mV RMS | Real<br>mV amnl | <mark>gene</mark><br>dBm | Real<br>dBm | leal 100MHz |       | z      | 450MHz |       |        | 900MHz |       |        | 1.8GHz |       |        |
|                             | int ampi        |                          |             | Avg         | Stdev | Error% | Avg    | Stdev | Error% | Avg    | Stdev | Error% | Avg    | Stdev | Error% |
| 0.5                         | 2.83            | -53.01                   | -40.97      | 2.511       | 0.105 | 4.20%  | 1.833  | 0.112 | 6.10%  |        |       |        |        |       |        |
| 1                           | 5.66            | -46.99                   | -34.95      | 9.933       | 0.087 | 0.87%  | 6.967  | 0.071 | 1.01%  | 1.756  | 0.113 | 6.44%  | 0.767  | 0.206 | 26.89% |
| 1.5                         | 8.49            | -43.47                   | -31.43      | 22.29       | 0.285 | 1.28%  | 16.11  | 0.145 | 0.90%  | 3.9    | 0.122 | 3.14%  | 1.967  | 0.087 | 4.40%  |
| 3                           | 16.97           | -37.45                   | -25.41      | 89.09       | 0.788 | 0.88%  | 64.67  | 0.707 | 1.09%  | 15.8   | 0.245 | 1.55%  | 7.444  | 0.181 | 2.43%  |
| 5                           | 28.28           | -33.01                   | -20.97      | 246.9       | 3.06  | 1.24%  | 180    | 2.062 | 1.15%  | 43.89  | 0.807 | 1.84%  | 21.82  | 0.514 | 2.36%  |
| 7                           | 39.60           | -30.09                   | -18.05      | 478.5       | 2.976 | 0.62%  | 347.5  | 2.777 | 0.80%  | 86     | 1.309 | 1.52%  | 42.38  | 1.408 | 3.32%  |
| 10                          | 56.57           | -26.99                   | -14.95      | 943.1       | 7.424 | 0.79%  | 688.2  | 4.177 | 0.61%  | 173.7  | 2.915 | 1.68%  | 86.56  | 2.603 | 3.01%  |
| 12                          | 67.88           | -25.41                   | -13.36      | 1036        | 48.08 | 4.64%  | 946    | 8.485 | 0.90%  | 251    | 1.414 | 0.56%  | 121.5  | 4.95  | 4.07%  |
| 15                          | 84.85           | -23.47                   | -11.43      | 1111        | 22.07 | 1.99%  | 1087   | 22.36 | 2.06%  | 384    | 7.794 | 2.03%  | 193.2  | 5.094 | 2.64%  |
| 20                          | 113.14          | -20.97                   | -8.93       |             |       |        | 1120   | 9.468 | 0.85%  | 638.7  | 49.55 | 7.76%  | 330.8  | 9.667 | 2.92%  |

All measured values in the above table are in mV DC.



Figure 37. R1 amplitude characteristics



Figure 38. R2 amplitude characteristics



Figure 39. R3 amplitude characteristics



Figure 40. R4 amplitude characteristics



Figure 41. R5 amplitude characteristics







Figure 43. Comparison of rectifiers R1-R4

The attenuation from the generator to DUT with a high-resistance RF probe are also measured. The attenuation factors obtained for frequencies 900MHz and 1.8GHz are shown in Table 16:

## Table 16. Attenuation of RF signal path

| R2 analysis: correction of the RF attenuation |       |    |                       |  |  |  |  |  |
|-----------------------------------------------|-------|----|-----------------------|--|--|--|--|--|
| Attenuation at 900MHz 7.27 dB or 0.433 times  |       |    |                       |  |  |  |  |  |
| Attenuation at 1.8GHz                         | 13.52 | dB | or <b>0.211</b> times |  |  |  |  |  |
| Attenuation figures from separate measurement |       |    |                       |  |  |  |  |  |

The corrected input signal values for the R2 measurement are presented in Table 17.

Table 17. Corrected input signal levels

| gene | Pool      | aono   | Poal   | R2    |       |        |       |       |        |  |  |
|------|-----------|--------|--------|-------|-------|--------|-------|-------|--------|--|--|
| mV   | mV ampl   | dBm    | dBm    | 100   | 450   | 900    | ЛНz   | 1.8   | GHz    |  |  |
| RMS  | niv anipi | ubiii  | ubili  | MHz   | MHz   | Input  | Avg   | Input | Avg    |  |  |
| 10   | 56.57     | -26.99 | -14.95 | 17.73 | 13.49 | 24.495 | 3.944 | 11.93 | 2      |  |  |
| 20   | 113.14    | -20.97 | -8.93  | 54.18 | 43.16 | 48.99  | 14.48 | 23.86 | 7.7875 |  |  |
| 50   | 282.84    | -13.01 | -0.97  | 181.6 | 153.6 | 122.47 | 64.01 | 59.64 | 40.8   |  |  |
| 100  | 565.69    | -6.99  | 5.05   | 408.3 | 348.1 | 244.95 | 161.1 | 119.3 | 112.88 |  |  |
| 200  | 1131.37   | -0.97  | 11.07  | 870.7 | 757.4 | 489.9  | 365.3 | 238.6 | 270.63 |  |  |
| 300  | 1697.06   | 2.55   | 14.59  | 1329  | 1149  | 734.85 | 575.6 | 357.8 | 437.75 |  |  |
| 400  | 2262.74   | 5.05   | 17.09  | 1842  | 1554  | 979.79 | 777.6 | 477.1 | 614.75 |  |  |
| 500  | 2828.43   | 6.99   | 19.03  | 2317  | 2019  | 1224.7 | 987.6 | 596.4 | 822    |  |  |
| 600  | 3394.11   | 8.57   | 20.61  | 2500  |       | 1469.7 | 1196  | 715.7 | 1036.3 |  |  |

All measured values in the above table are in mV DC.

The pictures of the corrected amplitude responses are shown below. It can be seen that the correction of input signal level brings the measurement results at 900 MHz to good agreement with the measurement results at lower frequencies. At 1.8 GHz, the attenuation 13.52 dB seems to be overestimated. The estimate of the real attenuation of the path to the DUT is 8.5 dB, see Figure 44



Figure 44. Corrected signal values in R2 rectifier

# III.2. Results of RF detector design and measurement

- 1) The RF rectifiers MPW structure is able to peak detect a RF signal.
- 2) The RF input signal reaches the DUT on the laboratory PCB with considerable attenuation at input frequencies above 500 MHz.
- 3) Rectifier structures R1-R4 have similar behavior and their rectification properties are nearly equivalent. The input signal dynamic range is about 5—3500 mVpeak (attenuation on PCB not included). Above this range, the rectifier saturates.
- 4) Rectifier structure R5 is not working due to a biasing circuit mistake in the base biasing circuit (see Figure 33on page 41 for the schematic of R5).
- 5) Rectifier structure R6 has much narrower dynamic range than R1-R4. However, this structure is able to rectify small signals, dynamic range is about 2—200 mVpeak (attenuation on PCB not included).
- 6) R2 input was corrected with the RF attenuation factors at 900 MHz and 1.8 GHz according to Table 16 on page 50. The corrected output behaves well on 900 MHz. It seems that the 1.8 GHz signal attenuates around 5 dB less than reported in the table.
- 7) In Table 14 on page 45 and Table 15 on page 46, the error percentage is calculated as  $average\pm 1\sigma$ . The error is in all cases in the range of 4% (except at low input levels and near saturation at high input levels), and is most evenly distributed for the rectifier structure R2.
- 8) The 'best' rectifier structure on RECTIF1 chip is R2. Its use is recommended in the "next generation of PAC" design.

# **IV. Practical power detector design**

The background of this work is the need to improve the Power Amplifier Controller for cellular mobile handsets, MAS9142. In this work, the possibility of integration of the radio frequency power detector in MAS9T technology is investigated. MAS9T technology is a molybdenum-gate bipolar-enhanced 2  $\mu$ m CMOS technology with vertical NPN and PNP transistors and a substrate NPN (collector tied to positive supply voltage). The transition frequency  $f_T$  of MAS9T bipolar transistors is in the range of a few hundreds of MHz, which is at the first glance considered not feasible for realising any circuitry for signal frequencies above approximately 100 MHz.

Fortunately, the  $f_T$  limitation has much smaller influence, when the transistor is used as a rectification diode. This is because the transistor is used not as an amplifier but as a diode and that the application of the RF signal causes the rectification diode to be closed most of the cycle. This causes the diode to have relatively high impedance at the RF, in order of 1-2 k $\Omega$ . The high frequencies involved cause the substantial influence of the parasitic elements on the circuit behaviour, but the high impedance level of the rectifier will somewhat decrease their impact.

First attempt to integrate the RF rectifier (alias power detector) was made in early 2000, on the MPW run MAS2580. Six circuit configurations were used, and two versions of the chip were fabricated and encapsulated in SB20DIL ceramic package. The chips were named RECTIF1 and RECTIF2 and the only difference of these was that RECTIF1 had on-chip DC decoupling capacitors and RECTIF2 had not. The RECTIF1 chip was thoroughly measured, and it was found working. The measurement and schematic details can be examined in Section III.

It was concluded that the MAS9T technology is capable of offering an RF rectification possibility. The results of RECTIF1 mpw chip are not directly applicable to MAS9142, due to the possible patent infringement (US patent no. 4,523,155 held by Motorola [252]). It concerns the thermal compensation scheme used – to bias two thermally coupled diodes at identical standby current and to apply the RF signal only to one of the diodes, taking the output as the difference of the voltage drops on the two diodes.

This was the main cause to further investigate the RF rectification. It was also decided to review the schematic topology for minimising the RF crosstalk to other parts of the IC by minimising the RF path length on the chip.

This section is divided into several parts. In the first part, the rectifier design start points are discussed, and the main design strategies. Also theory behind the rectification is shortly touched, as the parasitic elements possibly degrading the rectifier performance. Next part gives an overview of the alternative ideas of thermal compensation used in the rectifier design. Third part presents the designed rectifier schematics. In the fourth part, the analog processors performing thermal compensation are discussed. Fifth part gives a comparative analysis of the simulation and measurement results, and in the last part, conclusions are drawn.

## IV.1. Design start points

It was learned from the early design of RF rectifier, RECTIF1&2 (see Section III on page 40) that the RF signal path should be as short as possible and the separate ground path for the RF signal should be provided. In the current design, it was decided to input the RF signal to the emitter terminal of the bipolar rectification transistor, since the emitter is the electrode of the smallest area. This would reduce the unwanted attenuation of RF input signal as well as reduce

cross-talk to other parts of the chip. It will also provide the AC input impedance sufficiently high to reduce the influence of parasitics.

As the input is at emitter, it leaves the choice of emitter itself or base as the output electrode. The connection of the collector is 'free' and the various methods of connecting the collector terminal yield many potential schematics of the RF rectifier, differing in the presence or absence or even the direction of the collector current. The possible choices of collector connection are e. g., to leave it open, to short it to base or to ground it. The base should be at AC ground in all cases. Special care should be taken in the large-signal working situation, where potentials of E and B electrodes vary largely and can cause various problems ranging from biasing uncertainty to latch-up.

Another important feature is the integration of the RF decoupling capacitor on the chip. This will economy one more RF capacitor for the phone manufacturer. It also will allow for larger input voltage ranges for the RF signal, since the internal circuitry is DC-decoupled and so the RF input signal can be ground-referenced (bipolar signal). We select 10 pF to be the value for DC blocking. Its impedance at 1 GHz is 15.9  $\Omega$ .

The expected accuracy of the RF detection can be directly related to the phase shift generated by the circuitry. This fact is intuitive, as in current design, the lumped-element approach is used. Fortunately, the physical dimensions of the circuit are small so that the field can be handled as quasi-stationary. For verification of this statement, let us make some calculations. The wavelength of 2 GHz in free space is  $\lambda=3\cdot10^8$  m/s /  $2\cdot10^9$  Hz=15 cm. The wavelength in silicon ( $\varepsilon_{rSiO2}=3.9$ ) are respectively

$$\lambda_{\rm Si} = \frac{v_0}{f\sqrt{\varepsilon_{r\rm Si}}} = \frac{3\cdot10^8}{2\cdot10^9\cdot3.42} = 4.39\,\rm{cm}; \ \lambda_{\rm SiO_2} = \frac{v_0}{f\sqrt{\varepsilon_{r\rm SiO_2}}} = \frac{3\cdot10^8}{2\cdot10^9\cdot1.97} = 7.61\,\rm{cm}\,, \tag{4}$$

provided that  $\mu_r \approx 1$  in both materials. For example, for the ALDI chip size which is about 1.3 mm, the phase error for 2 GHz in silicon is 10.7°. It should be noted, that the RF path on the chip is considerably shorter. It is worth remembering, that 0.122 mm at 2 GHz is 1° of phase shift in silicon.

In order to get maximum swing of the rectifier output voltage, it is designed to go negative. At larger input RF signal amplitudes, the voltages go below the negative supply rail. This is more easily handled in MAS9T technology and also simplifies the design of the subsequent signal processing circuitry. This constraint was used for selecting the appropriate rectifier structures from the initial library of the rectifier schematics.

Provided that the output of the rectifier can go negative, it is desirable to have an opamp which could handle the common mode range near and below negative supply rail. The design of such opamp was started in Q2/2001, but was postponed due to low time resources. The course of the OA design is laid out in Section II.2. Instead, another OA named OARTR34 was used. This OA has rail-to-rail input stage. Since the output of the OA cannot go negative, it must be used in inverting configuration. A constant voltage is added to the rectifier output signal and thermal reference signal in order to achieve the thermal compensation and simultaneously handle the common-mode range problem.

The thermal compensation is done using a linear combination of the rectifier output signal and thermal signal. The implementation of thermal compensation varies with the rectifier structure and is discussed in details in the subsequent sections.

### IV.1.1. Package, bonding and pad parasitics

Next, the parasitics of the bonding wire, package and pad should be evaluated. The information on the parasitic values of the TSSOP16 package are obtained from the manufacturer's specification. As in the manufacturer's data sheet the TSSOP16 package data is missing, the values are interpolated as the mean of the worst-case values of TSSOP8 and TSSOP28 packages. The figures of the parasitics of the package leads are measured at 100 MHz. The average values for the parasitic elements are:

#### Table 18. Parasitics of TSSOP16 package

| Quantity    | Value    |
|-------------|----------|
| Inductance  | 1.785 nH |
| Capacitance | 296 fF   |
| Resistance  | 14.8 mΩ  |

The following equivalent schematic has been used for modelling the package leads:



#### Figure 45. Model of TSSOP16 package lead

It can be seen that resistance and inductance had been splitted to two parts. The other end of the capacitor is 'nebulous', i. e., it is uncertain, against which node in the circuit the capacitance really is.

When the node NEBULA is grounded and transimpedance function calculated with both IN and OUT node loaded with 50  $\Omega$  resistors, somewhat astonishing fact comes out that the transimpedance starts increasing in frequency with 20 dB/dec slope at frequency so low as 7 MHz. The phase of the impedance at the frequencies of interest (at 900 MHz) is almost +90°.

The equivalent schematic model of the bonding wire is shown in Figure 46 below:

IN 
$$\sim \mathcal{M} \sim \mathcal{M} \sim \mathcal{M} \sim \mathcal{O}$$
 OUT

### Figure 46. Bonding wire model

The bonding wires are gold wires with diameter  $d=25 \,\mu\text{m}$  and resistivity  $\rho=2.3 \cdot 10^{-6} \,\Omega \cdot \text{cm}$  at room temperature ( $\sigma=4.35 \cdot 10^7 \,\text{S/m}$ ). The skin-effect is not taken into account due to its relatively small influence. The skin-layer depth can be calculated from (5)

$$\Delta = \sqrt{\frac{2}{\omega\mu\sigma}} = \sqrt{\frac{1}{\pi f\mu\sigma}} \xrightarrow{f=1GHz} \sqrt{\frac{1}{3.14 \cdot 10^9 \cdot 4 \cdot 3.14 \cdot 10^{-7} \cdot 4.35 \cdot 10^7}} = 2.41 \mu m$$
(5)

and it represents the depth into the conductor at which the electrical field strength has decreased *e* times. For reference, the permeability of gold is  $\mu_r \approx 1$  and  $\mu_0 = 4\pi \cdot 10^{-7}$  H/m. Now, assuming that all current flows no deeper than at the depth of  $3\Delta$ , we can calculate that the effective cross-section area of the bonding wire is decreased by 18% at 1 GHz. This increase can be neglected in our approximate model.

Using the resistivity and geometrical measures of the bonding wire, we calculate the resistance of 1 mm of the bonding wire to be 46.9 m $\Omega$ .

The calculation of self-inductance of the bonding wire is more complicated and is done using the following formula:

$$L = 2l \left[ \ln \left( \frac{2l}{R} \right) - 1 + \frac{R}{l} \right] \text{ [nH]}, \tag{6}$$

where *L* is self-inductance in nH, *R* is self geometrical mean length in cm, in case of circle, R=0.7788r, *r* is radius of the wire in cm, and *l* is the length of the wire in cm. Putting the above geometrical figures into the formula above, we get the value of 0.865 nH for bonding wire with 1 mm length. Please note that since the self-inductance formula is a non-linear function of length, the simple nH/mm rule cannot be applied in general.

The bonding pad is considered to be modeled with sufficient accuracy as a capacitor against substrate (which is at supply potential in MAS9 technologies). The value of the capacitor was selected to be 1 pF. The parasitic diffusion resistor between the pad capacitor and supply voltage was chosen to be 100  $\Omega$  for single pad and 50  $\Omega$  for double pad. See Figure 47 below:



Figure 47. Pad model

### IV.1.2. Rectifier formulas

In order to throw light on the somewhat strange shape of the rectification characteristic ( $V_{out}$  vs.  $V_{in, ampl}$ , see Figure 49 on page 56), a short referative theory excerpt is brought here. A simplified model for the RF detector is used as the start point and is shown in Figure 48.



Figure 48. Rectifier model

Voltage drop over the diode is expressed as

$$V = V_0 + V_1 \sin \omega t \,. \tag{7}$$

Diode current is calculated with the classical formula

$$i_{d} = I_{S}\left(e^{\frac{V}{\varphi}} - 1\right) = I_{S}\left(e^{\frac{V_{0}}{\varphi}}e^{\frac{V_{1}\cos\omega t}{\varphi}} - 1\right) = I_{S}\left(e^{\frac{V_{0}}{\varphi}}I_{0}\left(\frac{V_{1}}{\varphi}\right) + 2I_{1}\left(\frac{V_{1}}{\varphi}\right)\cos\omega t - 1\right).$$
(8)

Diode current expression includes the amplitudes of DC and 1<sup>st</sup> harmonic components. We are interested only in the DC part of the current, while the RF signal and higher harmonics are effectively filtered out. For the DC part of the current, we may write:

$$i_0 = I_S e^{\frac{V_0}{\varphi}} I_0 \left(\frac{V_1}{\varphi}\right) - I_S$$
<sup>(9)</sup>

The I<sub>0</sub> and I<sub>1</sub> functions are zero- and first-order modified Bessel functions. Now expressing the  $V_0$ :

$$\ln i_0 = \ln I_s + \frac{V_0}{\varphi} + \ln I_0 \left(\frac{V_1}{\varphi}\right) \implies V_0 = \varphi \left[ \ln \frac{i_0}{I_s} - \ln I_0 \left(\frac{V_1}{\varphi}\right) \right]$$
(10)

The quantity  $\varphi$  in the formulas is thermal potential,  $\varphi = nkT/q$ .

Now, consider the numerical example, where the  $I_S=5\cdot10^{-17}$  A, n=1.5 and  $i_0=30$  µA. The graph of the rectification curve is shown in Figure 49. Actually, the curve only represents the  $I_0(\cdot)$  part of the  $V_0$  expression (10). It shows the nature of the behaviour, other members in this expression only perform linear scaling.



Figure 49. Normalized rectification curve

### **IV.2.** Thermal compensation schemes

The rectification element, the diode, has very unpleasant thermal characteristic-the voltage drop over it decreases by about 2 mV for every Celsius' degree of temperature rise. Also the reverse saturation current,  $I_S$ , is strongly dependent on temperature and doubles for every 8-10 degrees of rise in temperature, the latter being the cause for the former.

The straightforward way of achieving the temperature compensation would be using two diodes instead of only one and using the differential signal developing between these identically biased and thermally coupled diodes. The signal to be rectified is indeed applied to only one of the diodes, while the other is decoupled of the signal as well as possible.

Due to the patent problem referred to in the Section IV on page 52, the thermal compensation described above cannot be used in the RF rectifier (and also in power amplifier controller) chip. It will be interesting to look at two alternative ways of thermal compensation, which do not violate the patent in question. The first method is using the molybdenum resistor as temperature sensing element. The other method, taking advantage of the natural 'two-diode' construction of a bipolar transistor is totally new and invented by the author of this text.

### IV.2.1. Compensation with Molybdenum resistor

The molybdenum layer is gate material in MAS9T technology and has geometrical and electrical properties that are listed in Table 19.

Table 19. Molybdenum gate material properties

| Property                | Min | Тур  | Max | Unit          |
|-------------------------|-----|------|-----|---------------|
| Drawn width             | 2.0 | -    | -   | μm            |
| Sheet resistance        |     | 0.35 |     | $\Omega/\Box$ |
| Temperature coefficient |     | 2390 |     | ppm/°C        |

The properties of the molybdenum resistor could be used for thermal compensation of the RF rectifier. As the temperature coefficient (tempco) of the diode is negative and that for the molybdenum resistor is positive, the thermally compensated output signal can be generated by adding the voltage drop on the diode and on the molybdenum resistor with proper weights. The weights of the sum depend on the chosen rectifying device and the resistance of the molybdenum resistor.

There are several limitations in using the molybdenum resistor for thermal compensation. First of all, due to its very small sheet resistance, the area of the resistor will be considerable, contributing to circuit parasitics and consuming chip area. Also the current through the resistor must be quite high, to generate voltage drop much larger than the worst-case offset voltage of the summing OA (in case of OARTR34, the maximum offset voltage is 2 mV).

In this design, the resistance for the molybdenum resistor was chosen 1 k $\Omega$  and the voltage drop 100 mV (both quantities at room temperature, 27°C). This will yield an voltage variation of roughly 43 mV for 180°C temperature change (83.9 mV for -40°C and 127 mV for +140°C). It requires the weighting coefficient approximately (180\*2)/43  $\approx$  8.4, provided that diode tempco is -2 mV/°C. The thermal signal generating circuit is in the Figure 50 below.



Figure 50. Temperature measurement with molybdenum resistor

The temperature dependence of other components (thin-film resistors, OA parameters) should not be forgotten and the weighting coefficients should be fine-tuned separately for each schematic containing thermal compensation with molybdenum resistor.

## IV.2.2. Compensation with a BC-junction of a BJT

The idea of using the base-collector junction of an bipolar transistor is based on the idea that is available in every textbook containing the basics of bipolar transistors. Namely, the transistor could be represented as two diodes with a common anode (*npn*) or common cathode (*pnp*). From this point, it is easy to go forward. As we plan to use the base-emitter junction for RF rectification – recall that the RF signal is fed from emitter terminal – the BC junction is there unused and why not use it as a thermal compensation diode? The main advantage of this thermal compensation scheme is that the BC and BE diodes are strongly thermally coupled, and the two main disadvantages are that they are tightly electrically coupled too, and the thermal characteristics of the two junctions are not identical due to their differing areas and impurity concentrations. The principal schematic of this thermal signal generation method is in the Figure 51 below.



Figure 51. Thermal compensation with BC junction

Experimentation with the simulator show though, that the thermal compensation can be achieved in a manner similar to that of the thermal compensation involving molybdenum resistor, with the difference that the two signals should be subtracted in this case, since the tempco's of the both junctions of the bipolar transistor have the same sign.

In both thermal compensation schemes, the weighting coefficients should be found iteratively by finding the DC operating points versus temperature and re-calculating the weighting coefficient from the simulation results. Several iterations might be needed, and also the loading effects should be taken into account.

## IV.3. Choosing rectifier structure

Initially, there were 8 possible rectifier structures developed. Among them those schematics were chosen which satisfy the following conditions:

- 1) Output signal is ground-referenced;
- 2) RF input signal can swing below negative supply voltage;
- 3) RF input signal is fed to the emitter of the rectifying transistor;
- 4) Output signal must go to negative direction when the RF input power increases.

Due to the RF input signal swing requirement, which allows the RF signal swing below negative supply rail, a special I/O pad is required. In the RECTIF1,2 and also in this ALDI1-3 project, a negative voltage pad from cell library was used. It has only one ESD protection diode against VDD. This same pad has been also used in MAS9142, where it has been proved to be suitable for this application.

With these goals in mind, the 8 rectifier structures were critically assessed and three of them were selected for further, detailed design. In following, all 8 initially designed structures are presented with their possible merits and drawbacks listed under the respective figure. The three selected rectifiers are then shown in a separate subsection with their final schematics.

The emitter current of all the rectifiers was chosen to be 30  $\mu$ A.



Figure 52. NPNS with grounded base

The main drawback of the circuit in Figure 52 is that it uses resistors of extremely large values, which causes large parasitics and layout area overhead. This schematic is discarded from further design.



Figure 53. NPNS with base to VDD

This schematic (Figure 53) puts most of the RF current through VDD-line, and may cause substrate cross-talk problems, as the substrate is at VDD potential in MAS9 technologies. It is a feasible schematic in a sense that the input RF amplitude is not limited by the schematic itself, but only by the I/O pad. Since the output signal is referenced to VDD, this schematic is discarded.



Figure 54. NPNV with grounded base and open collector

Figure 54: RF input amplitude is limited only by the I/O pad, output goes in negative direction with increasing input amplitude and the RF current uses ground as return path. This schematic is selected for further design and used in conjunction with molybdenum resistor thermal compensation.



Figure 55. NPNV with grounded base and collector

This schematic (Figure 55) uses the BC diode for thermal compensation. While this is the merit, the major drawback of this circuit is that the input RF amplitude it can handle is limited to approximately VDD–1.3 V. This schematic is discarded.



Figure 56. NPNV with grounded base and collector to VDD

Figure 56: This is the exact counterpart of schematic from Figure 52. The only difference is the type of the recifying device. Due to that, the schematic has all the drawbacks discussed earlier and will thus be discarded.



Figure 57. Two NPNV-s with split functions

The schematic in Figure 57 has two devices with separate functions: one for rectification and the other for thermal compensation. It has two major drawbacks, the first being that this kind of arrangement is patented by Motorola [252] and also that the RF current returns by both VDD and GND lines. This schematic is discarded.





The PNPV arrangement (Figure 58) agrees well with the demands posed at the beginning of this section. The design of this schematic is continued.



Figure 59. PNPV with grounded base and BC diode as thermal compensation

This is the most interesting schematic of those designed. It incorporates a PNPV transistor, the BE junction of which serves as rectification diode and the BC junction measures temperature (Figure 59). The design of this schematic is continued.

### IV.3.2. Final rectifier schematics

From the initial 8 rectifier schematics, 3 rectifier structures were chosen. Two of them are using vertical PNP transistor as a rectifying element, one employs vertical NPN. The schematics are shown in Figure 54, Figure 58 and Figure 59, respectively. Two rectifiers are thermally compensated with the molybdenum resistor compensation scheme, one structure with PNP transistor is using the B-C junction of the rectifying transistor for that purpose.

Another important point is that rectifier and thermal compensation circuit must be designed to drive 80 k $\Omega$  load resistance. This is the input resistance of the adding circuitry employing the OARTR34 opamp and is selected as a compromise to keep the error due to input currents of the OA reasonably small. The selected rectifiers are shown in the following three figures.



Figure 60. NPNV with grounded B and open C, Mo resistor compensation



Figure 61. PNPV with grounded B and C, Mo resistor compensation



Figure 62. PNPV with grounded B and BC diode compensation

## IV.4. Analog processors

Each of the three rectifiers has its own analog processor to perform the weighted sum operation on the rectifier output signal and the measured temperature signal to achieve thermal compensation. All rectifiers and analog processors need stabilised supply voltage 2.8V.

Due to the loading and also the thermal dependence of the biasing resistors, the weighting coefficients are different from those calculated in section IV.1.

The formulas of calculating the voltage transfer functions are shown in the respective figures (Figure 63, Figure 64 and Figure 65). With the processors with three inputs, it was not possible to satisfy simultaneously the transfer coefficient and input resistance requirement, so the input resistance of the TEMP input is 58 k $\Omega$ . This difference has been taken into account and the schematic of corresponding rectifier was adjusted accordingly.











Figure 65. SUMPT: analog adder for use with PNPV rectifier with BC diode comp.

## IV.5. Results of thermally compensated RF rectifier design

Three RF half-wave rectifier/power detector schematics were chosen to be put on silicon. Both PNP and NPN transistors are used, and both molybdenum resistor and BC-junction thermal

compensation schemes are applied. MAS9T technology was used with R10Kb resistor process, standard bipolar transistors and capacitors.

The simulation results will be verified with measurements, which are reported in the subsequent section.

The following Table 20 indicates, which structures are on which of the three ALDI chips:

Table 20. Contents of ALDI1-3 chips

| Chip name | Identification | Rectifier name      | Thermal       | Analog processor  |
|-----------|----------------|---------------------|---------------|-------------------|
|           | resistor value |                     | compen-sation | name              |
|           | (pins 11 & 12) |                     | method        |                   |
| ALDI1     | 10kΩ           | rpvb0ct (Figure 62) | BC junction   | sumpt (Figure 65) |
| ALDI2     | 40kΩ           | rpvb0c0 (Figure 61) | Mo resistor   | sump0 (Figure 64) |
| ALDI3     | 160kΩ          | rnvb0c0 (Figure 60) | Mo resistor   | sumn0 (Figure 63) |

Identification resistor is provided as a measure of precaution in the case when the structures should mix with each other during encapsulation. As an example, the layout of ALDI2 chip is shown in Figure 66.



Figure 66. ALDI2 layout

# IV.6. ALDI1-3 measurements

The measurements were carried out in 4<sup>th</sup> floor laboratory of MAS OY. The measurement equipment was the MAS testing system, a HP ESG2000 RF generator and Thermonics T2500 temperature forcing system. All the equipment was interconnected with the GP-IB instrumentation bus. The ALDI1-3 chips were encapsulated in TSSOP16 packages and soldered to the 9142\_RF\_PCB\_EXTRA printed circuit boards. A modified MAS9142 test program was used to set the DC voltages to the DUT. The frequency and amplitude of the input signal were swept and the measurement results were read with a dedicated program (or virtual instrument, as it is called in LabVIEW environment).

The measurements were carried out in two-day period: 04-05/01/2002. Following quantities were measured for each of the ALDI1-3 chips (Table 21):

| Date     | Nr | What was measured      | Start | Stop | Step | Unit | Temperature |
|----------|----|------------------------|-------|------|------|------|-------------|
| 04/01/02 | 1  | Frequency sweep: RF    | 100   | 2000 | 5    | MHz  | Room        |
|          |    | level is +6 dBm        |       |      |      |      |             |
|          | 2  | Amplitude sweep:       | -30   | 10   | 0.5  | dBm  | Room        |
|          |    | frequency is 900 MHz   |       |      |      |      |             |
| 05/01/02 | 3  | Frequency sweep: RF    | 100   | 2000 | 5    | MHz  | +125 °C     |
|          | 4  | level is +6 dBm        | 100   | 2000 | 5    | MHz  | +85 °C      |
|          | 5  |                        | 100   | 2000 | 5    | MHz  | +25 °C      |
|          | 6  |                        | 100   | 2000 | 5    | MHz  | 0 °C        |
|          | 7  |                        | 100   | 2000 | 5    | MHz  | −40 °C      |
|          | 8  | Amplitude sweep:       | -30   | 10   | 0.5  | dBm  | +125 °C     |
|          | 9  | frequency is 900 MHz   | -30   | 10   | 0.5  | dBm  | +85 °C      |
|          | 10 |                        | -30   | 10   | 0.5  | dBm  | +25 °C      |
|          | 11 |                        | -30   | 10   | 0.5  | dBm  | 0 °C        |
|          | 12 |                        | -30   | 10   | 0.5  | dBm  | −40 °C      |
|          | 13 | Temperature sweep:     | -40   | +100 | 10   | °C   | -           |
|          |    | 900 MHz, +6 dBm        |       |      |      |      |             |
|          | 14 | Surface plot: freq and | -22   | 11   | 1    | dBm  | Room        |
|          |    | ampl. sweep            | 100   | 2000 | 25   | MHz  |             |

Table 21. ALDI1-3 measurement specification

In table Table 21 above, 'room temperature' means that no temperature control is applied. In the following, the graphs of the measurement results are presented.

## IV.6.1. Rectification characteristics

In this subsection, the 3-D surface plots of the amplitude and frequency responses for all three chips, ALDI1-3 are shown. A normalized version of each characteristic is presented. The normalization is done with respect to zero input signal and the results are plotted in logarithmic scale. In all three rectifiers, the output voltage has a value near the positive supply rail without the input signal and the output will go to negative direction when the input signal is applied.



Figure 67. ALDI1 normalized frequency/amplitude response (log scale)



Figure 68. ALDI2 normalized frequency/amplitude response (log scale)



Figure 69. ALDI3 normalized frequency/amplitude response (log scale)

## IV.6.2. Frequency responses

The frequency responses shown in this section are measured at +6 dBm input level (as read from the generator display) and at five temperatures: -40, 0, +25, +85 and +125°C. The frequencies were from 100 to 2000 MHz, with 5 MHz step.

At the end of this section, the summary graph will be presented, where the frequency responses of all ALDI1-3 are plotted in the same plot.

Several interesting points can be made based on these frequency response graphs. At the first glance, it is quite clear that the thermal compensation is not working for ALDI3. The same way, the best compensated is ALDI2, with a slightly smaller tolerance range than ALDI1.

In Figure 70, the differences between the measurement results in (almost) identical conditions, but in two different days are shown. The slight difference between the measurements was that on 04/01/2002, there was no temperature forcing used, and measurements were performed at room temperature. On 05/01/2002, on the contrary, the temperature was forced to be +25°C. This might introduce some slight temperature error, as it can also be seen from the graph.



Figure 70. Differences in measurement results on two subsequent days



Figure 71. ALDI1 normalized frequency response at five temperature points (log scale)



Figure 72. ALDI2 normalized frequency response at five temperature points (log scale)



Figure 73. ALDI3 normalized frequency response at five temperature points (log scale)



Figure 74. Comparison of ALDI1-3 normalized frequency responses at three temperature points (log scale)

## IV.6.3. Amplitude responses

The amplitude responses were measured at 900 MHz frequency, at the temperatures -40, 0, +25, +85 and +125 °C. The measurements were made at amplitudes from -30 dBm to +10 dBm. The amplitude step used was 0.5 dBm.

At first, the DC thermal compensation can be estimated. As there is no detectable output signal with the -30 dBm input, it was assumed to be 'zero-input' and the output DC level was then plotted against the temperature. These three graphs are shown below along with the mean values of the output and its standard deviation. It is quite interesting to note, that the best thermal compensation is by the ALDI1, where the DC no-signal output almost does not depend on the temperature. It should be noted though, that the measurements were performed at constant supply voltage, which did not depend on the temperature either. The second best DC compensated is ALDI2, where the standard deviation of the output is about an order of magnitude bigger than in ALDI1. The worst in this sense is ALDI3, with very large variance in the DC level.

It is also interesting to note that there is a qualitative difference in the shape of the amplitude responses. Notably different is ALDI1, with the most similarity to the simulation results. The ALDI2 and ALDI3 responses are rather similar to each other. Finally, again the measurement results and the normalized results are shown in the graphs.











Figure 77. DC thermal compensation of ALDI3



Figure 78. ALDI1 normalized amplitude response at five temperature points (log scale)



Figure 79. ALDI2 normalized amplitude response at five temperature points (log scale)


Figure 80. ALDI3 normalized amplitude response at five temperature points (log scale)



Figure 81. ALDI1-3 normalized amplitude responses at three temperature points (log scale)

#### IV.6.4. Temperature responses

This is the third kind of sweep which was performed during the measurements. Now the frequency is fixed at 900 MHz, also the amplitude is fixed, at +6 dBm. Then the temperature is swept from -40 to  $+100^{\circ}$ C in  $10^{\circ}$ C steps.

From this sweep it is clear that the best rectifier from the point of view of thermal compensation is ALDI2, where the variance of the output level is the least.

As for the previous sweeps, here also two kinds of figures are presented; first, the measurement results and then the normalized version of these. The results of all ALDI chips are shown on the same graphs. This helps to compare the results more easily.



Figure 82. ALDI1-3 temperature responses



Figure 83. ALDI1-3 normalized temperature responses

#### **IV.7. Conclusion of measurement results**

Short conclusion: ALDI2 is the best rectifier for use in the power amplifier controlling chip.

Notes. Care must be taken in interpreting the measurement results shown here. There is notable package and PCB influence in the results, appearing as the ripple in the frequency response graphs (see Figure 71 through Figure 74). Yet the ripple is expected because the input impedance of the rectifier is not matched to the generator's output impedance, in this case,  $50 \Omega$ . This mismatch makes the rectification with MAS9 bipolar transistors possible in the first place.

An important notice can be made though. As the ALDI2 is the best rectifier, both in the point of view of the thermal compensation and flatness of the frequency response, the most suitable topology to be used for the rectification is that using the PNPV with grounded base and collector terminals, as shown in Figure 61. The most appropriate thermal compensation scheme here is the molybdenum resistor compensation, shown in the same figure. The analog processor, which combines the rectified and thermal signal is shown in Figure 64.

The DC thermal compensation is the best for the ALDI1 chip, as correctly predicted by the simulations. The compensation gets worse when the RF signal is applied. This BC-diode compensation will eventually become less attractive than the Mo-resistor compensation used in ALDI2 (and ALDI3), but it might find applications in another fields. Although the supply voltage of the ALDI1-3 was stabilized during the measurements, the ALDI1 output voltage without RF input signal only changed by about 800  $\mu$ V, with standard deviation of 380  $\mu$ V (see Figure 75).

## V. Precision crystal oscillator thermal compensation design

This part of the Thesis concentrates on other method of reducing power consumption in mobile phone. As said before, the high-precision reference oscillator has rather high power consumption and requires comparatively expensive frequency reference, which is normally a crystal resonator. The idea here is to make use of the other crystal resonator which is also present in all modern mobile phones, namely, the real-time clock. Frequencies of these two crystals differ largely – usually, the reference oscillator uses AT-cut quartz resonator with 13.000 MHz oscillation frequency, while the real-time clock incorporates tuning-fork type low-frequency resonator of 32.768 kHz.

The idea to be verified in this and the next sections is to thermally compensate the lowerfrequency oscillator so that its output could be used as the reference signal. The frequency upconversion will be done with a conventional phase-locked loop (PLL) arrangement. However, the PLL design will be out of scope of this Thesis.

The schematic under investigation is called DualOscillator and is shown in Figure 84.



Figure 84. The idea of DualOscillator is to replace two oscillators (32 kHz and 13 MHz) with one TCVCXO and PLL

The block named '4of5' in Figure 84 is a pulse skipper. It skips every fifth pulse in the 40 kHz signal so that the average frequency at its output will be 32 kHz. The TCVCXO (thermally compensated, voltage controlled crystal oscillator) has the internal system-level construction as shown in Figure 85.



Figure 85. TCVCXO: Model for thermal frequency control

The block diagram of the PLL is shown in Figure 86. This will explain the choice of the 40 kHz quartz resonator: to have the integer-N PLL, the PLL reference and output frequencies must have integer relationship.



Figure 86. Block diagram of the PLL

It is important to have the integer N in the PLL. The use of rational-M/N PLL is not feasible, since it involves also division by M for the PLL reference signal. As the frequency of this signal is already low, dividing it down will yield enormous problems in VCO design, as its free-running specifications for phase noise and stability must be very tight. In addition, the filter design will be more complicated, since the elements of the filter will have larger values due to the lower frequency.

The non-integer PLL has also been studied. The use of 'uneven' pulse train as the feedback signal to the phase detector will have devastating consequences on the PLL output phase noise. This is caused by the fact that the switching edge from the divider arrives at the phase detector at a time that is not a full multiple of the periods of the reference frequency. This again will be reflected by the system so that the VCO will be overdriven to either direction – to compensate for its lead or lag. The average frequency will be correct, but instantaneous frequency will not and phase noise will be enormous.

The following discussion skips the problems of PLL design details and concentrates on the design of thermal compensation for the crystal oscillator core. The design of oscillator core itself is out of scope and will not be handled here.

#### V.1. Thermal compensator design flow

The goal of this section is to find the temperature-dependent load capacitance for a crystal oscillator (XO) so that the resulting frequency thermal behavior of the thermally compensated XO (TCXO) would be maximally flat.

The following summarizes the calculations of required load capacitance temperature dependence and varactor control voltage dependence of a crystal oscillator, when the temperature dependence of the resonator is known. In this schematic, the temperature sensor is a diode with constant current bias and the variable capacitor is varactor.

MicroCrystal's CC1V03 40 kHz tuning-fork crystal resonator was used in this design:

| $C_s$      | 2.2196 fF        | $f_0$                        | 39995.9688 Hz                      |
|------------|------------------|------------------------------|------------------------------------|
| R          | 34.27 kΩ         | $C_0/C_s$                    | 901.063                            |
| L          | 7134 H           | Q                            | 52314                              |
| $C_0$      | 2 pF             | $T_{inf}$ (inflection temp.) | 25 °C                              |
| $\omega_0$ | 251302.084 rad/s | k (parabolic freq. coef.)    | $4.0 \cdot 10^{-8} \ 1/\text{K}^2$ |

#### Table 22. Crystal parameters

## V.2. Capacitance calculations – one varactor case

### V.2.1. Input data

Crystal nominal parameters from Table 22 are used in the following calculations. The schematic of the XO is shown in Figure 87. Crystal has quadratic frequency-temperature characteristic.



Figure 87. Principal XO schematic

Table 23. Circuit parameters

| <i>f</i> <sub>exp</sub> | 40000.000 Hz | $C_{DAC}$       | 40 pF      |
|-------------------------|--------------|-----------------|------------|
| $C_{LOAD, nom.}$        | 9 pF         | $C_{DC}$        | 50 pF      |
| $C_{par1}$              | 3 pF         | $f/f_0$         | 1.00010079 |
| $C_{par2}$              | 3 pF         | $(f/f_0)^2 - 1$ | 0.00020159 |

## V.2.2. Step 1 – required load capacitance vs. temperature

Determine the required load capacitance range. In this step, the load capacitance includes the following capacitances:  $C_{DAC}$ ,  $C_V$ ,  $C_{DC}$ ,  $C_{par1}$ ,  $C_{par2}$  to combine as follows (see Figure 87):

$$C_{LOAD} = \frac{1}{\frac{1}{\frac{C_{DC}C_{V}}{C_{DC} + C_{V}} + C_{par1}} + \frac{1}{C_{DAC} + C_{par2}}}.$$
(11)

The oscillation frequency can be expressed in form

$$f_{\exp} = \frac{1}{2\pi\sqrt{LC_{ekv}}} \left(1 - kT^2\right), \ C_{ekv} = \frac{C_s \left(C_0 + C_{LOAD}\right)}{C_s + C_0 + C_{LOAD}}.$$
 (12)

Here, *T* is the deviation from inflection temperature,  $T = T_{actual} - T_{INF}$ .  $f_{exp}$  is expected oscillation frequency,  $C_{ekv}$  – equivalent load capacitance, combined of  $C_0$  in parallel with  $C_{LOAD}$  in series connection with motional capacitance  $C_s$ .

Assume  $f_{exp}$  to be constant in temperature and from (12) find  $C_{ekv}$ :

$$C_{ekv} = \frac{\left(1 - kT^2\right)^2}{\omega_{exp}^2 L} = \frac{1 - 2kT^2 + k^2T^4}{\omega_{exp}^2 L} = \frac{C_s(C_0 + C_{LOAD})}{C_s + C_0 + C_{LOAD}}.$$
(13)

Dividing (13) by  $C_s$  and solving for  $C_{LOAD}$  yields

$$C_{LOAD} = C_s \cdot \frac{1 - 2kT^2 + k^2 T^4}{\left(\frac{\omega_{\exp}}{\omega_0}\right)^2 - 1 + 2kT^2 - k^2 T^4} - C_0.$$
(14)



Formulas (11)–(14) have been entered to an Excel table and the following resulting  $C_{LOAD}$  versus  $T_{actual}$  dependence has been obtained:

Figure 88. Load capacitance versus temperature

#### V.2.3. Step 2 – Required varactor capacitance vs. temperature

Basing on (14) and (11), find the required varactor capacitance  $C_V$  temperature dependence. Insert the expression for  $C_{LOAD}$  (14) to (11) to get

$$C_{LOAD} = C_s \cdot f(T^2) - C_0 = \frac{1}{\frac{1}{\frac{C_{DC}C_V}{C_{DC} + C_V} + C_{par1}}} + \frac{1}{\frac{1}{C_{DAC} + C_{par2}}}.$$
(15)

From (15), let us find expression for  $C_V$ , assuming all other capacitances to be constant. This will yield the required varactor capacitance range. Omitting the algebra and defining the following coefficients,

$$\begin{cases} K_{2} = \frac{1}{C_{DAC} + C_{par2}}; & K_{3} = C_{DC} + C_{par1}; & K_{4} = C_{DC}C_{par1}; \\ K_{5} = 1 + K_{2}K_{3}; & K_{6} = C_{DC} + K_{2}K_{4}. \end{cases}$$
(16)

we will obtain

$$C_{V} = \frac{K_{6}C_{LOAD} - K_{4}}{K_{3} - K_{5}C_{LOAD}}.$$
(17)

Expression (17) was again evaluated in an Excel table. The result is illustrated in Figure 89.



Figure 89. Required varactor capacitance

It should be noted that the parasitic capacitance  $C_{par1}$  has much more influence on required varactor capacitance than  $C_{par2}$ . This can be explained by the fact that  $C_{par2}$  is in parallel with large capacitor  $C_{DAC}$ , while  $C_{par1}$  is in parallel with practically only varactor capacitance.

#### V.2.4. Step 3 – Required varactor control voltage vs. temperature

The varactor model is based on the C(V) curve measurement data of a real varactor (Figure 90). For modeling details please refer to SPICE diode capacitance equations (18, 19). The following diode model parameters were extracted from curve fitting (for room temperature only):

CJO=29pF, MJ=0.999, VJ=0.41

It should be noted that there are problems with simulating the diode capacitance, when the parameter MJ is greater than 0.9. The simulator in use adjusts (erroneously) the MJ parameter value to 0.9, thus invalidating the model. It is not known if the same happens with all circuit simulators.

The following formulas for diode level 1 depletion capacitance model are extracted from SPICE manual:

$$C_{dep} = C_{dep,a} + C_{dep,p};$$

$$C_{dep,a} = C_{JO} \left( 1 - \frac{v_d}{V_J} \right)^{-MJ};$$

$$C_{dep,p} = C_{JSW} \left( 1 - \frac{v_d}{V_J} \right)^{-MJSW}.$$
(18)

 $v_d$  is the diode voltage (negative for reverse bias),  $C_{JO}$  is zero-bias junction depletion capacitance,  $C_{JSW}$  is zero-bias junction sidewall capacitance. MJ and MJSW are correcponding capacitance exponents. Please note that equations (18) are valid only for reverse-biased diode; up to  $v_d=0.5V_J$ . The resulting varactor capacitance curves are shown in Figure 90, curve named Ctot, mod.



Figure 90. Varactor capacitance model

The varactor temperature (parameter is reverse voltage) and reverse voltage (parameter is temperature) plots are shown in Figure 91 and Figure 93, respectively. It should be noted that with this set of model parameters, the temperature dependence of varactor capacitance are quite noticeable. This can be intuitively understood, since the hyperabrupt doping profile (which ensures  $M_J=1$ ) and small  $V_J$  (ensures more rapid change of capacitance with reverse voltage) both contribute to the temperature sensitivity of the capacitance.



Figure 91. C(V) curves at various temperatures

The temperature dependence of the junction diode is modeled in SPICE with temperature dependence of parameters  $V_{J}$ ,  $C_{JO}$  and  $C_{JSW}$  with the following formulas:

$$V_{J}(T) = V_{J} \frac{T}{T_{nom}} - V_{t}(T) \left( \frac{E_{g}(T_{nom})}{V_{t}(T_{nom})} - \frac{E_{g}(T)}{V_{t}(T)} + 3\ln \frac{T}{T_{nom}} \right);$$

$$E_{g}(T) = 1.16 - 7.02 \cdot 10^{-4} \cdot \frac{T^{2}}{T + 1108}; V_{t}(T) = \frac{kT}{q};$$

$$C_{JO}(T) = C_{JO} \left\{ 1 + M_{J} \left[ 1 + 4 \cdot 10^{-4} \cdot (T - T_{nom}) \right] - \frac{V_{J}(T)}{V_{J}} \right\};$$

$$C_{JSW}(T) = C_{JSW} \left\{ 1 + M_{JSW} \left[ 1 + 4 \cdot 10^{-4} \cdot (T - T_{nom}) \right] - \frac{V_{J}(T)}{V_{J}} \right\}.$$
(19)

The temperature dependencies described in (19) are shown in Figure 92.



Figure 92. Temperature dependencies of VJ, CJO and CJSW



Figure 93. C(T) curves at various reverse bias voltages

Next, from the varactor C(V, T) curve model (SPICE model is used), find the required control voltage temperature dependence. Let us assume first no temperature dependence of varactor capacitance. We can also drop the varactor sidewall capacitance at the moment. Then combination of (17) and (18) yields

$$C_{V} = \frac{K_{6}C_{LOAD} - K_{4}}{K_{3} - K_{5}C_{LOAD}} = C_{JO} \left(1 - \frac{v_{d}}{V_{J}}\right)^{-MJ} \xrightarrow{MJ=1} \frac{V_{J}C_{JO}}{V_{J} - v_{d}}.$$
 (20)

From (20), we can solve for  $-v_d$ , as the reverse voltage is used:

$$-v_{d} = v_{req} = V_{J} \left[ \frac{C_{JO} (K_{3} - K_{5} C_{LOAD})}{K_{6} C_{LOAD} - K_{4}} - 1 \right].$$
(21)

It is now time to insert voltage dependencies of  $V_J$  and  $C_{JO}$ , which, as can be seen from Figure 92, have approximately linear thermal dependencies:

$$v_{req}(T) = V_J (1 + \alpha T) \left[ \frac{C_{JO} (1 + \beta T) (K_3 - K_5 C_{LOAD})}{K_6 C_{LOAD} - K_4} - 1 \right],$$
(22)

where  $\alpha$  and  $\beta$  are calculated coefficients and T is again  $T_{abs}-T_{NOM}$ .

$$= -0.0056979 \ 1/K$$
  $\beta = -0.00609184 \ 1/K$ 

The required control voltages of the varactor from (21) and (22) are plotted in Figure 94.



#### Figure 94.

The varactor parameters must be adjusted so that thermal compensation is achieved within control voltage range of 0.5—2 V. From Figure 94 it can be seen that with the assumed capacitance values the thermal compensation is achieved from -15 °C to +65 °C. Remember that the tolerance analysis must also be done and the varactor parameters are hand-fitted to one set of measurement data. However, it is quite sure that the thermal dependence of the varactor capacitance is important and will make the required control voltage non-symmetric with respect to inflection temperature.

## V.2.5. Step 4 – approximate the V(T) curve

Find the power series (polynomial) coefficients of the required varactor control voltage, as shown with red line in Figure 94. For that purpose, an Excel trendline feature was used. The required coefficients were the  $4^{\text{th}}$ ,  $2^{\text{nd}}$ ,  $1^{\text{st}}$  order and a constant. See Figure 95.



#### Figure 95.

The 3<sup>rd</sup> order coefficient was dropped and the linear coefficient was modified to compensate for that. The coefficients to use are as in the following formula:

$$v_{reg} = 1.0911 \cdot 10^{-7} \cdot T^4 + 6.9450 \cdot 10^{-4} \cdot T^2 + 3.6100 \cdot 10^{-3} \cdot T + 0.58449,$$
(23)

where T is the deviation from inflection temperature, as usual. The reason for leaving out the third-order term of (23) is to have somewhat simpler schematic of the IC realization.

The approach used above is not the most suitable, since it needs the trendline insertion by another program (Excel), which uses algorithms and approaches that might not yield the desired result in some cases. For that purpose, the approximation step was later programmed as a least-squares fit with appropriate model and updated automatically in response to any change in input data.

#### V.3. Capacitance calculations – dual-varactor case

This section summarizes the calculations of required load capacitance temperature dependence and **dual-varactor** control voltage dependence of a crystal oscillator, when the temperature dependence of the resonator is known. It bases on the previous section and adds more tunability since the tuning range of one varactor is less than resultant tuning range of the two-varactor circuit.

#### V.3.1. Input data

Crystal nominal parameters are used in the following calculations. The schematic of the XO is shown in Figure 96. Crystal has again quadratic frequency-temperature characteristic. The crystal parameters are summarized in Table 22 on page 77, the circuit parameter in Table 24.



Figure 96. Principal dual-varactor XO schematic

Table 24. Circuit parameters for dual-varactor case

| f <sub>exp</sub> | 40000.000 Hz | $C_{DC1}$  | 40 pF  | $C_{DAC}$     | 020 pF in 64 steps |
|------------------|--------------|------------|--------|---------------|--------------------|
| CLOAD, nom.      | 9 pF         | $C_{DC2}$  | 40 pF  | $C_{V1}$      | 2x3 unit cells     |
| $C_{par1}$       | 1.5 pF       | $C_{pDC1}$ | 0.40pF | $C_{V2}$      | 2x3 unit cells     |
| $C_{par2}$       | 3 pF         | $C_{pDC2}$ | 0.40pF | $f_{exp}/f_0$ | 1.00010079         |

#### V.3.2. Step 1 – required load capacitance

Determine the required load capacitance range. In this step, the load capacitance includes the following capacitances:  $C_{V1}$ ,  $C_{DC1}$ ,  $C_{par1}$ ,  $C_{pDC1}$ ;  $C_{DAC}$ ,  $C_{V2}$ ,  $C_{DC2}$ ,  $C_{par2}$ ,  $C_{pDC2}$  to combine as follows (see Figure 96):

$$C_{LOAD} = \frac{1}{\frac{1}{\frac{C_{DC1}(C_{V1} + C_{pDC1})}{C_{DC1} + C_{pDC1} + C_{V1}} + C_{par1}} + \frac{1}{\frac{C_{DC2}(C_{V2} + C_{pDC2})}{C_{DC2} + C_{pDC2} + C_{V2}}} + C_{DAC} + C_{par2}}.$$
(24)

The oscillation frequency can be expressed in form

$$f_{\exp} = \frac{1}{2\pi\sqrt{LC_{ekv}}} \left(1 - kT^2\right), \ C_{ekv} = \frac{C_s(C_0 + C_{LOAD})}{C_s + C_0 + C_{LOAD}}.$$
(25)

Here, *T* is the deviation from inflection temperature,  $T = T_{actual} - T_{INF}$ .  $f_{exp}$  is expected oscillation frequency,  $C_{ekv}$  – equivalent load capacitance, combined of  $C_0$  in parallel with  $C_{LOAD}$  and all this in series connection with motional capacitance  $C_s$ .

Assume  $f_{exp}$  to be constant in temperature and from (25) find  $C_{ekv}$ :

$$C_{ekv} = \frac{\left(1 - kT^2\right)^2}{\omega_{exp}^2 L} = \frac{1 - 2kT^2 + k^2T^4}{\omega_{exp}^2 L} = \frac{C_s(C_0 + C_{LOAD})}{C_s + C_0 + C_{LOAD}}.$$
(26)

Dividing (26) by  $C_s$  and solving for  $C_{LOAD}$  yields

$$C_{LOAD} = C_s \cdot \frac{1 - 2kT^2 + k^2 T^4}{\left(\frac{\omega_{\exp}}{\omega_0}\right)^2 - 1 + 2kT^2 - k^2 T^4} - C_0.$$
(27)

The formulas (24)–(27) have been entered into an Excel table and the following resulting  $C_{LOAD}$  versus  $T_{actual}$  dependence has been obtained:



Figure 97. Load capacitance versus temperature

#### V.3.3. Step 2 – varactor control voltage

Basing on (27) and (24), find the required varactor capacitance  $C_V$  temperature dependence. Insert the expression for  $C_{LOAD}$  (27) to (24) to get

$$C_{LOAD} = C_s \cdot f(T^2) - C_0 = \frac{1}{\frac{1}{\frac{C_{DC1}(C_{V1} + C_{pDC1})}{C_{DC1} + C_{pDC1} + C_{V1}} + C_{par1}} + \frac{1}{\frac{C_{DC2}(C_{V2} + C_{pDC2})}{C_{DC2} + C_{pDC2} + C_{V2}}} + C_{DAC} + C_{par2}}$$
(28)

From (28), we must find expressions for  $C_{V1}$  and  $C_{V2}$  assuming all other capacitances to be constant. The problem at this point is: How to divide the required variable capacitance between the two varactors? How to distribute other (constant) capacitors between the X1 and X2 nodes? First answer to this question that will occur is to use equal varactors and to use as small capacitors as possible for X1 node and connect the rest of capacitances to X2 node. The X1 node is much more sensitive to parasitic capacitances, so this capacitance dividing scheme will minimize the parasitics connected to X1 node.

It can be seen from expression (28) that the solution for both  $C_{V1}$  and  $C_{V2}$  will be equivalent, since the expression is symmetrical for both varactors. It is also known that the capacitors  $C_{DC1}$ and  $C_{DC2}$  (see Figure 96) will have parasitics  $C_{pDC1}$  and  $C_{pDC2}$ , respectively, related to their capacitance values as a certain percentage (ie., 4% of the capacitance value for regular metalinsulator-metal capacitors and 1% for capacitors with isolated bulk. This fraction of the parasitic capacitance to total capacitance will be referred to as quantity *a*.

Now, with the following quantities defined:

$$v_{1} = a + \frac{C_{V1}}{C_{DC1}}; \qquad C_{X1} = C_{par1}; v_{2} = a + \frac{C_{V2}}{C_{DC2}}; \qquad C_{X2} = C_{DAC} + C_{par2},$$
(29)

we can rewrite expression (28) as follows:

$$C_{LOAD} = \frac{1}{\frac{1}{\frac{v_1}{1+v_1}C_{DC1} + C_{X1}} + \frac{1}{\frac{v_2}{1+v_2}C_{DC2} + C_{X2}}}.$$
(30)

Equation (30) is symmetrical with respect to both variables  $v_1$  and  $v_2$ , yielding similar solutions for both of these variables.

Now it must be decided how to distribute the required crystal load capacitance between the varactor capacitances  $C_{V1}$  and  $C_{V2}$  and their decoupling capacitors  $C_{DC1}$  and  $C_{DC2}$ . There is at least two degrees of freedom in choosing these four values, but only one equation relating these [equation (28)]. For simplicity of calculations, we choose so that  $C_{DC1} = C_{DC2} = C_{DC}$  and  $C_{V1} = C_{V2} = C_V$ , making also  $v_1 = v_2 = v$ , as can be seen from (29). Next, let us define

$$x = \frac{v}{1+v}C_{DC}.$$
(31)

Solving (30) for *x* yields two solutions:

$$x^{2} + (C_{X1} + C_{X1} - 2C_{LOAD})x + [C_{X1}C_{X2} - C_{LOAD}(C_{X1} + C_{X2})] = 0;$$
  

$$x_{1,2} = -\frac{C_{X1} + C_{X1} - 2C_{LOAD}}{2} \pm \sqrt{\frac{(C_{X1} + C_{X1} - 2C_{LOAD})^{2}}{4}} - [C_{X1}C_{X2} - C_{LOAD}(C_{X1} + C_{X2})].$$
(32)

x has dimension of capacitance. It can be easily seen that the only correct and physical solution is that with the '+' sign. Recalling from (29) and (31), we can now calculate  $C_V$ :

$$C_V = C_{DC} \left( \frac{x}{C_{DC} - x} - a \right).$$
(33)

Expressions (32) and (33) were again evaluated in Excel table which is mentioned earlier. The result is illustrated in Figure 98.



Figure 98. Required varactor capacitance: comparison between single- and dual-varactor solutions.

As expected, the required maximum varactor capacitance has increased, because the two varactors are effectively in series connection. Also the decoupling capacitors  $C_{DC1}$  and  $C_{DC2}$  have been changed from 75 pF to 40 pF, both for area and parasitics considerations.

It should be noted that the parasitic  $C_{par1}$  has much more influence on required varactor capacitance than  $C_{par2}$ . This can be explained by the fact that  $C_{par2}$  is in parallel with large capacitor  $C_{DAC}$ , while  $C_{par1}$  is in parallel with practically only varactor capacitance.

For evaluating the performance merits of dual-varactor solution over the single-varactor solution, the following two graphs are plotted. First, the range of required varactor capacitance is plotted on Figure 99, and from this figure it could be decided that dual-varactor yields wider range of thermal compensation, since the curve is flatter on mid-temperature range.



Figure 99. Comparison of single- and dual-varactor thermal compensation scheme: range of required capacitance change



Figure 100. Required control voltage for the single- and dual-varactor schemes

A look at Figure 100 indicates, that the benefit of the dual-varactor scheme for the wider thermal compensation range is consumed by the higher control voltage requirement, as the control voltage cannot exceed 2 V due to the fact that the minimum operating voltage for the schematic is specified to be 2.4 V and the circuitry that generates the varactor control voltage will have at least one  $V_{DS}$  voltage drop less available maximum voltage (linear regulator output).

As a conclusion at this point, it will not be feasible to use the dual-varactor thermal compensation scheme for the DualOscillator crystal oscillator thermal compensation in the SPECIAL CASE where the varactors and their decoupling capacitor values are equal. The further work on the thermal compensation will be done to find out, whether there are other sets of values and sizes for the varactors and their decoupling capacitors, which yield wider range of thermal compensation and simultaneously address the maximum varactor control voltage limit problem in the system.

Another approach is to use different control voltages for the two varactors. This possibility remains yet to be explored.

The layout of the DualOscillator integrated circuit that was designed using the approach described in this Section is shown in Figure 101.



Figure 101. DualOscillator layout

## VI. Statistical analysis of the TCXO

Since the system of thermal compensation of the crystal oscillator does not use feedback from the resonator and thus is unable to take into account the possible variance in both resonator and schematic elements, a trimming must be available to correct for these variances. Detailed statistical analysis is needed for evaluating the trimming range, precision and also the trimming algorithm evaluation. Due to the trimming requirement, the system must be composed and trimmed sample-by-sample; thus the algorithm must be fast and simple.

The purposes of this Section are:

- 1. To check the operation of DualOscillator TCXO within allowed tolerances of the system components;
- 2. To find out the "worst case" combinations of tolerances of the system parameters and suggest the respective steps to be taken to change the system;
- 3. To suggest/design the most suitable trimming algorithm for the TCXO;
- 4. To verify the correctness of the system-level design of DualOscillator TCXO.

Originally, it was intended to use MathCad 11 for the realization of the simulation system. The lack of suitable file I/O and iteration tools in MathCad 11 caused me to choose the C language (particularly, gcc for PC) instead.

## VI.1. System specification

The system to be simulated, either with fixed parameters or statistically, consists of the following parts:

- 1. Crystal resonator;
- 2. Crystal oscillator core;
- 3. Varactor diode;
- 4. Frequency adjustment element for coarse tuning  $(C_{DAC})$ ;
- 5. Thermal compensation block (incorporating temperature sensor).

The listed components are interconnected in a manner, described in Figure 102 below.



Figure 102. System operation diagram

The system from Figure 102 operates as follows. First, the IC containing the oscillator, varactor diode, capacitor DAC and thermal compensation block is assigned a certain crystal resonator. Due to the variance in the parameters of the IC and the crystal as well as the thermal dependence of the oscillations, the oscillation frequency will not fulfill the specification (see

e. g., Figure 107 on page 103) for all temperatures and IC-crystal pairs. For squeezing the operating frequency within the bounds of the specification, a special block – the thermal compensation block – is designed. This block has also its tolerances. For overcoming the problem of the tolerances of all components in the system plus temperature variations, several fine-tuning places are available in the thermal compensation block.

Thermal compensation in this system makes use of the fact that the temperature-frequency dependence of the crystal resonator is quite well defined and has only small tolerances. We assume that when we know the temperature of the resonator (actually, the IC temperature is measured), then we can tell what equivalent (or load) capacitance has to be connected in parallel with the crystal resonator to obtain the correct oscillation frequency. The questions of finding the compensation formulas and designing the compensation block are described in previous section.

## VI.2. Simulation specification

The simulations of the system described in Figure 102 will be carried out using the macromodels of the components. These macromodels must relate to the real circuit topology of the IC circuit and must allow for trimming and variations of the component values just like the real IC component values change from chip to chip, wafer to wafer and lot to lot.

There will be 3 simulation modes:

- 1. Single simulation with user-defined input parameters for the circuit;
- 2. Statistical simulations, where the parameters are varied according to predefined parameter/component tolerances with known distributions. In this case, the number of simulations and the trimming parameters are given by the user and the component value sets are evaluated using the pseudo-random number generator of a computer;
- 3. Trimming algorithm simulations, where a predefined (single or generated statistical set of) parameters are assigned to the system and a trimming algorithm is applied to the trimming parameters in order to compensate for the current situation.

The thin-film resistors and MIM capacitors which are fabricated in the IC and also the bipolar transistors have all predefined statistical models. The temperature dependence of the resistors, capacitors and transistors'  $\beta$  are described with appropriate temperature coefficients. The statistical models are described in the following table (Table 25):

| Component | Param. | TC1  | Distribution                       | Lot   | Dev    |
|-----------|--------|------|------------------------------------|-------|--------|
| Resistor  | R      | 380µ | Normal for lot and dev             | ±20 % | ±0.5 % |
| Capacitor | С      | 0    | Normal for lot and dev             | ±10 % | ±1 %   |
| BJT       | β      | 7.5m | Lognormal for lot, uniform for dev | ±25 % | ±5 %   |

Table 25. Statistical parameters of circuit elements

The tolerances in Table 25 represent the  $\pm 3\sigma$  values. TC1 represents linear term of temperature dependency, Lot tolerance represents the absolute variance of the parameter in question and Dev is the relative variance between the parameters of the elements that are on the same integrated circuit.

The simulation will yield an output file, which contains the following information:

- 1. The input data (schematic parameter values, deviations from the nominal values, trimming register values;
- 2. The f(T) curve points for the current input data set. The nominal temperature range is  $-40...+90^{\circ}$ C with 1°C step (frequency deviation in ppm);
- 3. The -R(T) curve points for the current input data set (XO core negative resistance);
- 4. The  $V_{VAR}(T)$  curve points for the current input data set (varactor control voltage);
- 5. Post-processing information for each input/output set of parameters, including:

- 5.1. Pass/Fail flag (fulfils spec or not);
- 5.2. Temperature range(s) where the spec is violated;
- 5.3. Min/Max frequency and their occurrence temperature(s);
- 5.4. Negative resistance characteristics, compared to the crystal loss resistance; min/max values and the range(s) where the oscillations cannot start (ie.,  $|-R| < R_m$ )
- 6. Simulation collection analysis results: average f(T) curve for all runs, envelope curves (higher and lower), percentage of pass/fail runs (only when statistical simulation is run)

The information must be entered to the output file in text format so it can be directly imported to Excel for more post-processing.

## VI.3. Detailed specifications for system components

The system consists of 5 main blocks as shown in Figure 102. All of those blocks have to be behaviorally modelled. All models have the following options in common:

- 1. The model internal parameters are given as global variables, used by the model functions;
- 2. The input parameters for the model (or arguments to the function) are only the temperature and the applicable trimming register bits;
- 3. The model functions are considered to be deterministic, ie. the formulas remain the same during all statistical simulations. The model parameters are varied by the calling functions;
- 4. The output of a function describing a block is a single number.

## VI.3.1. Specification of crystal resonator

## Inputs:

Temperature [°C]

## **Parameters:**

#### Table 26. Crystal resonator simulation parameters

| Symbol           | Nom. value                | Tolerance                  | Stat? | Meaning                                        |
|------------------|---------------------------|----------------------------|-------|------------------------------------------------|
| f <sub>osc</sub> | 40000 Hz                  | ±30 ppm                    | Yes   | $f_{osc}$ when loaded with $C_{LOAD}$ at $T_0$ |
| Cs               | 2.2196 fF                 | ?                          | No    | Motional capacitance                           |
| L                | (calculated)              | ?                          | No    | Motional inductance                            |
| CLOAD            | 9 pF                      | -                          | No    | Load capacitance                               |
| $C_0$            | 2 pF                      | ±0.5 pF                    | Yes   | Case (parasitic) capacitance                   |
| R                | 60 kΩ                     | ±30 kΩ                     | Yes   | Motional resistance                            |
| T <sub>0</sub>   | 25 °C                     | ±5 °C                      | Yes   | Turnover temperature (or inflection temp.)     |
| k                | 0.035 ppm/°C <sup>2</sup> | ±0.008 ppm/°C <sup>2</sup> | Yes   | Parabolic temperature coefficient              |

#### **Output:**

Actual oscillation frequency [Hz]

The model calculations are carried out using the following crystal electrical equivalent model (Figure 103).



Figure 103. Equivalent circuit of the crystal resonator

First, the motional inductance *L* is calculated from  $C_s$ ,  $C_0$ ,  $C_{LOAD}$  and  $f_{osc}$ . Then, the *L*,  $C_s$ ,  $C_0$ ,  $C_{bond}$ ,  $C_{par1}$ ,  $C_{par2}$ ,  $C_{BLK}$ ,  $C_{amp}$ ,  $V_{VAR}$ ,  $C_{DAC}$  and *T* values are used for calculating the actual oscillation frequency. The values which are not in function parameters are stored in the global variables and accessed directly by the function. The schematic of the capacitor block is shown in Figure 104.



Figure 104. Capacitor block for calculating the actual oscillation frequency

## VI.3.2. Specification of oscillator core

## Inputs:

Temperature [°C], actual oscillation frequency [Hz]

#### **Parameters:**

#### Table 27. Oscillator core simulation parameters

| Symbol                     | Nom. value    | Tolerance  | Stat? | Meaning                                           |
|----------------------------|---------------|------------|-------|---------------------------------------------------|
| <b>g</b> <sub>mstart</sub> | 3.57 µS       | ±30 %      | Yes   | Initial transconductance of the core              |
| C <sub>VAR</sub>           | from varactor | -          | No    | Varactor capacitance as calculated from varactor  |
|                            | function      |            |       | control voltage and temperature by the varactor   |
|                            |               |            |       | model                                             |
| R <sub>F</sub>             | 2.2 MΩ        | ±20 % lot, | Yes   | Coupling resistor for applying varactor           |
|                            |               | 0.5 % dev  |       | voltage                                           |
| C <sub>par1</sub>          | 1.5 pF        | ±10 %      | Yes   | Parasitic capacitance at node X1 (Figure 103)     |
| C <sub>par2</sub>          | 2 pF          | ±10 %      | Yes   | Parasitic capacitance atnode X2 (Figure 103)      |
| C <sub>DAC</sub>           | from CDAC     | -          | No    | Capacitor DAC capacitance, calculated from        |
|                            | function      |            |       | the CDAC model                                    |
| $C_0$                      | 2 pF          | ±0.5 pF    | Yes   | Crystal case (parasitic) capacitance              |
| C <sub>bond</sub>          | 0.3 pF        | ±20 %      | Yes   | Parasitic capacitance due to bonding or otherwise |
|                            |               |            |       | connecting the crystal to the IC                  |
| C <sub>BLK</sub>           | 25 pF         | ±10 % lot, | Yes   | DC blocking capacitor at core input               |
|                            |               | 1 % dev    |       |                                                   |
| <b>g</b> <sub>BIAS</sub>   | 0.02 µS       | ±30 %      | Yes   | Core biasing resistor                             |
| C <sub>amp</sub>           | 1.3 pF        | ±20 %      | Yes   | Core input capacitance                            |

## **Output:**

Negative resistance  $[\Omega]$  at the oscillation frequency

The model calculations are carried out using the model in Figure 105.



Figure 105. Oscillator core model

The listed parameters are related to the admittances in Figure 105 with the following formulas:

$$Y_{1} = sC_{VAR} + \frac{1}{R_{F}} + sC_{par1}; \quad Y_{2} = s(C_{DAC} + C_{par2}); \qquad Y_{3} = s(C_{0} + C_{bond});$$
  

$$Y_{4} = sC_{BLK}; \qquad Y_{5} = g_{BLAS}; \qquad Y_{6} = sC_{amp}.$$
(34)

VI.3.3. Specification of varactor diode

#### **Inputs:**

Varactor control voltage *V*<sub>VAR</sub> [V], temperature [°C]

#### **Parameters:**

## Table 28. Varactor diode simulation parameters

| Symbol              | Nom. value   | Tolerance | Stat? | Meaning                                   |
|---------------------|--------------|-----------|-------|-------------------------------------------|
| C <sub>JO</sub>     | 23.2 pF      | ±10 %     | Yes   | Zero-bias junction capacitance            |
| $V_J$               | 1.0 V        | ?         | No    | Junction potential (empirical!)           |
| MJ                  | 1.433        | ±5 %      | Yes   | Junction grading coefficient (empirical!) |
| β                   | 0.00119 1/°K | ±10 %     | Yes   | Varactor temperature coefficient          |
| T <sub>VARREF</sub> | 25 °C        | -         | No    | Varactor reference temperature            |

#### **Output:**

Varactor capacitance  $C_{VAR}$  [F]

For the varactor capacitance calculations, SPICE level 1 diode junction depletion capacitance model is used (refer to equations (18) in Section V.2.4 on page 80)

## VI.3.4. Specification of capacitor DAC (CDAC)

#### Inputs:

Code at the CDAC[5:0] bus (0...63)

#### **Parameters:**

#### Table 29. CDAC simulation parameters

| Symbol            | Nom. value | Tolerance          | Stat? | Meaning               |
|-------------------|------------|--------------------|-------|-----------------------|
| C <sub>step</sub> | 665 fF     | ±10 % lot, 1 % dev | Yes   | CDAC step capacitance |

#### **Output:**

CDAC capacitance  $C_{DAC}$  [F]

Model returns simply product of CDAC code and step capacitance.

#### VI.3.5. Specification of Thermal Compensation Block

#### Table 30. Thermal compensation block inputs

| Symbol      | Nom. value | Range      | Meaning                                   |
|-------------|------------|------------|-------------------------------------------|
| Temperature | 25 °C      | –40…+90 °C | Circuit temperature                       |
| TINF[5:0]   | 32         | 063        | Reference temperature adjustment register |
| LIN[3:0]    | 8          | 015        | Linear tern adjustment register           |
| SQ[3:0]     | 8          | 015        | Second-order term adjustment register     |
| S4[3:0]     | 8          | 015        | Fourth-order term adjustment register     |

#### Table 31. Thermal compensation block simulation parameters

| Symbol          | Nom. value | Tolerance       | Stat?    | Meaning                                   |
|-----------------|------------|-----------------|----------|-------------------------------------------|
|                 |            | General for who | ole TEMF | COMP block                                |
| V <sub>DD</sub> | 2.8 V      | 2.45.0 V        | No       | Supply voltage (for output limiting)      |
| Io              | 1.0 µA     | ±20 % lot,      | Voo      | Bias current for translinear squarer core |
| I <sub>EE</sub> | 6.0 µA     | ±2% dev         | 165      | Bias current for V-I converter            |

| V <sub>REF</sub>     | 1.257 V      | ±50 mV                  | Yes        | Bandgap reference voltage                                                |
|----------------------|--------------|-------------------------|------------|--------------------------------------------------------------------------|
|                      |              | Paramete                | rs for VN  | NIN_GEN                                                                  |
| R <sub>1vmin</sub>   | 150 kΩ       | ±20 % lot,              | Voc        | Voltage divider resistors                                                |
| R <sub>2vmin</sub>   | 65 kΩ        | 0.5 % dev               | 163        |                                                                          |
|                      |              | Parameters for VT_      | GEN (ter   | mperature sensor)                                                        |
| T <sub>OVT</sub>     | 25 °C        | -                       | No         | Nominal temperature                                                      |
| V <sub>TNOM</sub>    | 0.6654 V     | ±10 mV                  | Yes        | Diode voltage at nominal temperature                                     |
| α                    | –1.95 mV/°C  | -                       | No         | Diode voltage thermal coefficient                                        |
|                      |              | Paramete                | ers for V  | Γ0_GEN                                                                   |
| R <sub>10</sub>      | 100 kΩ       |                         |            |                                                                          |
| R <sub>20</sub>      | 101 kΩ       |                         |            |                                                                          |
| R <sub>30</sub>      | 12 kΩ        | 120.0/ lot              |            | Desisters for V voltage divider and                                      |
| R <sub>LSB1</sub>    | 12 kΩ        | $\pm 20\%$ 101,         | Yes        | Resistors for $V_{T0}$ voltage divider and trimming notontiometer (TINE) |
| R <sub>LSB2</sub>    | 350 kΩ       | 0.5 % dev               |            |                                                                          |
| R <sub>end0</sub>    | 2.4 kΩ       |                         |            |                                                                          |
| R <sub>step0</sub>   | 6.98 kΩ      |                         |            |                                                                          |
|                      |              | Paramet                 | ers for D  | IVIDER                                                                   |
| R <sub>2div</sub>    | 260 kΩ       | ±20 % lot,              | Voo        | Valtaga dividar registara                                                |
| R <sub>3div</sub>    | 38 kΩ        | 0.5 % dev               | res        | vollage divider resistors                                                |
|                      |              | Paramete                | ers for IU | CONV2                                                                    |
| $\beta_{iu2}$        | 150          | ±25 % lot,              | Yes        | $\beta$ of the bipolar transistors                                       |
|                      |              | 5 % dev                 |            |                                                                          |
| R <sub>Eiu2</sub>    | 240 kΩ       |                         |            |                                                                          |
| R <sub>7iu2</sub>    | 50 kΩ        |                         |            |                                                                          |
| R <sub>8iu2</sub>    | 260 kΩ       | ±20 % lot,              | Voc        | Resistors for voltage divider and trimming                               |
| R <sub>endiu2</sub>  | 1.2 kΩ       | 0.5 % dev               | 165        | potentiometer (SQ)                                                       |
| R <sub>stepiu2</sub> | 3.49 kΩ      |                         |            |                                                                          |
| R <sub>9iu2</sub>    | 50 kΩ        |                         |            |                                                                          |
|                      |              | Paramete                | ers for IU | _CONV4                                                                   |
| $eta_{iu4}$          | 150          | ±25 % lot,<br>5 % dev   | Yes        | Beta of the bipolar transistors                                          |
| R <sub>Eiu4</sub>    | 240 kΩ       |                         |            |                                                                          |
| R <sub>7iu4</sub>    | 50 kΩ        | 1.20.0/ lat             |            | Desisters for voltage divider and trimming                               |
| R <sub>8iu4</sub>    | 260 kΩ       | $- \pm 20\%$ 101,       | Yes        | Resistors for voltage divider and trimming                               |
| R <sub>endiu4</sub>  | 1.2 kΩ       | 0.5 % dev               |            | potentiometer (54)                                                       |
| R <sub>stepiu4</sub> | 3.49 kΩ      |                         |            |                                                                          |
|                      |              | Parameters              | for TRA    | NSLIN_SQ                                                                 |
| (none)               |              |                         |            |                                                                          |
|                      |              | Paramete                | ers for V_ | I_CONV                                                                   |
| $eta_{ui}$           | 150          | ±25 % lot,<br>5 % dev   | Yes        | Beta of the bipolar transistors                                          |
| R <sub>VI</sub>      | 17.5 kΩ      | ±20 % lot,<br>0.5 % dev | Yes        | Resistor for voltage-to-current conversion                               |
|                      | •            | Paramete                | ers for SL | JM_AMP                                                                   |
| R <sub>VTC</sub>     | 105 kΩ       |                         |            | Weighing resistors for $V_{\tau}$ and $V_{\tau_0}$                       |
| R <sub>VT0C</sub>    | 105 kΩ       | 1                       |            |                                                                          |
| R <sub>ends</sub>    | 4 kΩ         | 1                       |            | Linear member weighing potentiometer                                     |
| R <sub>stens</sub>   | 11.63 kΩ     | 1                       |            | resistors                                                                |
| R <sub>VSO</sub>     | 135 kΩ       | 1                       |            | Weighing resistor for $V_{SQ}$                                           |
| $R_{V^{AP}}$         | 140 kΩ       |                         |            | Weighing resistor for $V_{4P}$                                           |
| RVMIN                | RVSQ    RVAP | $= \pm 20 \%$ lot,      | Yes        | Weighing resistor for $V_{MIN}$                                          |
| $R_{3A}$             | 200 kΩ       | 0.5 % dev               |            | Resistors in sum amp                                                     |
| $R_{4A}$             | 200 kΩ       | 1                       |            | _ ·                                                                      |
| $R_{1S}$             | 100 kΩ       | 1                       |            | Resistors in $V_{\rm C}$ adder                                           |
| $R_{2S}$             | 200 kΩ       | 1                       |            |                                                                          |
| $R_{3S}$             | 100 kΩ       | 1                       |            |                                                                          |
| RAS                  | 180 kO       | 1                       |            |                                                                          |
| • 40                 |              | -                       | 1          | Į                                                                        |





Figure 106. TEMP\_COMP block diagram

The thermal compensation block (see Figure 106) implements a 4<sup>th</sup> order polynomial approximation function to ensure the correct varactor control voltage. which in turn makes the correct load capacitance for the crystal resonator.

$$V_{VAR} = B_0 + B_1 (T - T_0) + B_2 (T - T_0)^2 + B_3 (T - T_0)^4$$
(35)

There are 4 trimming points for the polynomial: TINF[5:0], LIN[3:0], SQ[3:0] and S4[3:0], influencing the polynomial coefficients  $B_i$  (*i*>0) and  $T_0$  in (35) in the following quantities:

Table 32. Influence of trimmers

| Trimming register | is influencing        | by        | step size |
|-------------------|-----------------------|-----------|-----------|
| TINF[5:0]         | $T_0$                 | -2.72.4 % | 0.08 %    |
| LIN[3:0]          | $B_1$                 | -4338 %   | 5.06 %    |
| SQ[3:0]           | $B_2$                 | -3228 %   | 3.75 %    |
| S4[3:0]           | <i>B</i> <sub>3</sub> | -3026 %   | 3.63 %    |

Coefficient  $B_0$  in (35) is determined by  $V_{MIN}$ .

The model will be designed so that when the voltage at some point of the TEMP\_COMP exceeds a predefined value ( $V_{DD} - 0.2$  V), the result of a formula will be clipped to that value. This simulates the real op-amp saturation behavior.

## VI.3.6. Specification of the simulation controller

All simulation is controlled by the Simulation Control Block. This block is not shown in Figure 102, since its task is only to control the simulations, allocate memory and other, program flow

related actions. This block organizes calling order of the other system blocks and also controls the parameter variations (during statistical simulations). This block also controls the output of the simulations.

| Item                 | Default                    | Range     | Comment                                                                                                                                                                   |
|----------------------|----------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Simulation Mode      | 1 – single                 | 1, 2 or 3 | Simulation mode (1-single, 2-statistical, 3-<br>trimming simulation)                                                                                                      |
| Number of iterations | -                          | ≥1        | Number of iterations in simulation modes 2 (statistical) and 3 (trimming simulation).                                                                                     |
| StatPart             | 1 – crystal<br>stat. model | 1, 2 or 3 | Defines which part of the system will be<br>modeled statistically: 1–crystal only, 2–IC<br>only, 3–both crystal and IC.                                                   |
| Matrix handle        | (allocated)                | -         | Pointer to Matrix, where the simulation<br>parameters and results are saved. Has to be<br>previously allocated alsewhere. Will be used<br>for the simulation result data. |

#### Table 33. Simulation controller inputs

## **Parameters:**

(none)

## Output:

Modified parameter vector used in the simulations

First, the polynomial coefficients of the approximating polynomial (35) are calculated (for nominal circuit data); these coefficients are used as a reference in calculating further deviations from the nominal as well as the range of the trimming of the polynomial coefficients.

There are 3 simulation modes: single, statistical and trimming simulations. The descriptions of each simulation mode follow.

## VI.3.6.1 Single simulation

In this mode, the simulator will take a vector of all system parameters and calculate the f(T), -R(T) and  $V_{VAR}(T)$  function values for the parameter set. As the parameter set will also include the trimming register values, this mode is suitable for estimating whether the compensation has been achieved and how good this compensation is. The parameter values used in the simulations will be exactly the same as given in the input file, no modifications made.

## VI.3.6.2 Statistical simulation

This mode is designed for estimating what happens when the system parameters will be varying from sample to sample, lot to lot. All parameters used in the calculations will be varied statistically before calculations, excluding trimming register values. The number of statistical simulation cycles and the system blocks for which the statistical model will be used will be required. Basically, the crystal only, the IC only or both the crystal and the IC will be the options for the statistical simulation.

## VI.3.6.3 Trimming simulation

For this simulation mode, first a set of statistical model parameters will be generated. Next, this set will be used in thermal compensation trimming algorithm simulations, for obtaining the best agreement with the predefinied specification. Also in this mode, the crystal, the IC or both will have the statistical model, and the trimming simulation can be repeated multiple number of times, as requested by the user. The output will be the set of parameters plus the found trimming register values along with the resulting f(T) curve points and pass/fail flag. Also information about the specification fulfilment or violation(s) will be produced.

## VI.3.7. Specification of the Post-Processor

#### Table 34. Post-processor inputs

| Item                 | Default     | Range      | Comment                                                        |
|----------------------|-------------|------------|----------------------------------------------------------------|
| Specification        | -           | -          | Pointer to the array with specifications (from caller: const.) |
| Otain a Duffer       |             |            | Chrise for writing output data                                 |
| String Buffer        | (allocated) | -          | String for writing output data.                                |
| Number of iterations | -           | ≥1         | Number of iterations in simulation modes 2                     |
|                      |             |            | (statistical) and 3 (trimming simulation).                     |
| Data type            | SINGLE      | SINGLE,    | Single run or collection of runs is analysed.                  |
|                      |             | COLLECTION |                                                                |
| Matrix handle        | (allocated) | -          | Pointer to Matrix, where the simulation                        |
|                      |             |            | results are saved. Has to be previously allocated alsewhere.   |

## **Parameters:**

#### (none)

#### **Output:**

Output string is stored in the StringBuffer provided by the caller function and will contain the information about specification fulfilment/violation(s) with additional comments.

## VI.3.8. Specification of the Random Number Generator

#### Table 35. Random number generator inputs

| Item      | Default | Range                          | Comment                                                   |
|-----------|---------|--------------------------------|-----------------------------------------------------------|
| STAT_MODE | NO_STAT | NO_STAT, STAT                  | Statistical mode on/off switch                            |
| par_avg   | 0       | -                              | Average value of a parameter                              |
| par_tol   | 1       | -                              | (one-sided) tolerance of a parameter (+ $3\sigma$ )       |
| DISTRIB   | NORMAL  | UNIFORM,<br>NORMAL,<br>LOGNORM | Type of statistical distribution of the current parameter |

### **Parameters:**

(none)

## Output:

Statistically varied parameter

<u>Description</u>. The pseudorandom number generator will first be seeded (once per simulation session) with a number, combined from the current computer system date and time. After the seeding, the following calls to the random number generator will give different series of pseudorandom numbers as the seeds differ from session to session.

The pseudorandom number generator of a computer system usually generates random numbers with uniform distribution between 0 and 1. The normalized normal distribution (with average value 0 and standard deviation 1) will be generated by adding up 12 consecutive uniformly distributed random numbers and subtracting 6 from the resulting number. It is known that the normalized uniform distribution (from 0 to 1) will have the standard deviation of 1/12. The lognormal distribution is generated by adding up 12 uniformly distributed random numbers, subtracting 6, exactly as for normal distribution, then rising the basis  $\sqrt[6]{2} \approx 1.12246$  to the exponent of the random number with normal distribution. The result will lie in the range from 0.5 to 2. In lognormal case, the minimum specification limit will correspond to 0.5, mean value will be equivalent to 1 and maximum limit will be defined to be equal to 1.5 times the one-sided tolerance.

In these system parameters, which have the lot and dev distributions, first, the lot average tolerance will be randomly generated. Next, each element will be generated the dev tolerance, using the previously found lot average as the mean value and the dev as standard deviation.

#### VI.3.9. Specification of the main program

Table 36. Main program input files and modes

| Item               | Default      | Range     | Comment                                                                                                                                                                                                                                   |
|--------------------|--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Specification File | ./spec.txt   | -         | File with rows of temp/freq. deviation values in<br>format, deviations given in ppm:<br><lower-temp> <tab> <lower-spec> <tab> <upper-<br>temp&gt;<tab><upper-spec>\n</upper-spec></tab></upper-<br></tab></lower-spec></tab></lower-temp> |
| Parameter File     | ./params.txt | -         | Nominal parameter file (one parameter per row in the sequence defined in the program, see code)                                                                                                                                           |
| Output File        | stdout       | -         | File to write the output data to. If opening fails, or not specified, stdout will be used.                                                                                                                                                |
| Simulation mode    | 1            | 1, 2 or 3 | See previous sections                                                                                                                                                                                                                     |

 Table 37. Arguments of main program

| Symbol | Meaning                                                                                                                                                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| -h     | Print help page to stdout                                                                                                                              |
| -S     | Next argument is specification file name – if not found, try to open default file in the current directory, if fails, use internal specification       |
| -i     | Next argument is parameter file name – if not found, try to open default file in the current directory (params.txt), if fails, use internal parameters |
| -0     | Next argument is output file name – if creation fails, use stdout                                                                                      |
| -m     | Next argument is simulation mode number 1, 2 or 3                                                                                                      |
| -d     | Switch to debug mode                                                                                                                                   |

#### **Output:**

Named output file; if -0 argument is given, then the file name given with this argument; else stdout. If "-" is specified with -0, or the output file creation fails, then the output will be printed to stdout.

<u>Operation</u>. The random number generator will be seeded with a value of 'seconds since epoch' (returned by function gettimeofday()), executed as a first sentence. This date and time will also be written to output file along with the random number seed and number of statistical iterations, when appropriate.

Next, the main program checks for command-line arguments. If any syntax errors are found, the program exits with value 1. If -i argument is omitted, the default parameter file name is assumed. If this file does not exist in the current directory, then the internal parameter values will be used. If -o argument is omitted, or the output file creation fails, stdout will be used. Argument -m defines the simulation mode -1, 2 or 3. If the -m is omitted, the simulation mode 1 is used. -s defines the specification file; if omitted, the default spec file will be used. If the default file does not exist in the current directory, then internal specification values will be used. If the default file does not exist in the current directory, then internal specification values will be used. -h outputs the online help on standard output and -d enters debug mode, where values of internal variables and information about function calls is printed on standard output.

When simulation mode is >1, the user will be asked for the number of statistical analysis runs.

Simulation organization phase follows. First the appropriate size Matrix is allocated to fit the input and output data. plus the memory for the Actual Parameter Vector. Also a buffer for the post-processor string is allocated.

If simulation mode is 1, the data from the input file (parameters) will be copied to Actual Parameter Vector and the Number of Iterations is set to 1.

Next, the iteration counter is set to zero.

If Simulation Mode is 2 or 3, an Actual Parameter Vector is created using a Random Number Generator and the input parameter vector. Then the Simulation Controller is called with Actual Parameter Vector, simulation mode and the Matrix handle.

If Simulation Mode is 3 (trimming simulation), the Trimming Algorithm will be called specified number of times entered earlier by user.

Now the Post-Processor is called. The Actual Parameter Vector, the appropriate data from the Matrix and and the string produced by the Post-Processor will be written to output file.

Iteration Counter is incremented and compared to the Number of Iterations. Next iteration is started, when necessary.

Finally, if the simulation mode is 2 or 3, the collection analysis is done for the Matrix using the Post-Processor. The output data is also appended to the output file.

Upon closing the output file, the new date and time are written to the output file.

## VI.3.10. Specifications of data structures

Parameter structure is an data structure combining the input and some calculated parameters of the system, as described in Table 26, Table 27, Table 28, Table 29, Table 30 and Table 31. There will be one ParaVec structure allocated for each statistical/trimming simulation run

Matrix is an  $(3 \times 131 \times (Number of Iterations+3))$  array of double numbers.

Temperature is an range variable from -40 to 90 with steps of 1 (131 values in total).

StringBuf is a buffer of char[1000] for post-processor comment string.

#### VI.3.11. File structure

 Table 38. Files, definitions and functions in TCXO simulation program

| File name  | Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| globals.h  | <pre>Global variables, system header file inclusions, function prototypes:<br/>double Xtal (double Temp);<br/>double Core (double Temp, double factual);<br/>double Core (double Temp, double factual);<br/>double Cdac (double Temp, int CDAC);<br/>double Temp_Comp (double Temp, int TINF, int LIN, int SQ, int S4, double VC);<br/>struct ParaVec Simu_Controller (int SimMode, int N, int StatPart, double<br/>**Matrix);<br/>double RandNumGen (int stat_mode, double par_avg, double par_tol, int distrib);<br/>double RTFtemp (const double Temp, const double Rvalue);<br/>double CMIMtemp (const double Temp, const double Cvalue);</pre> |
| paravec.h  | <pre>ParaVec structure definition; function prototypes<br/>void ParaVecSave (struct ParaVec *SafePlace);<br/>void ParaVecRestore (struct ParaVec *SafePlace);<br/>void ParaVecCopy (struct ParaVec *Dest, struct ParaVec *Src);<br/>void ParaVecStatistics (struct ParaVec *Current, int StatPart);<br/>void ParaVecFileInput (FILE *ptr_params_file, struct ParaVec *p);</pre>                                                                                                                                                                                                                                                                     |
| spec.h     | <pre>spec structure definition with default value assignment; function prototypes which use the spec structure: void Post_Processor (struct spec *Spec, char **buffer, int N, int DataType, double **Matrix); void PrintSpecValues (FILE *outfile, struct spec* S, int rows) {};</pre>                                                                                                                                                                                                                                                                                                                                                              |
| main.c     | <pre>Main function, outputting functions void PrintOutParams (FILE *outfile, const struct ParaVec *p) {}; void PrintOutResults (FILE *p, int N, int DataType, char **buf, double **Matrix) {}; int main (int argc, char *argv[]) {};</pre>                                                                                                                                                                                                                                                                                                                                                                                                          |
| tempcomp.c | <pre>TEMP_COMP block model functions double VMIN_GEN (double Temp) {}; double VT_GEN (double Temp) {}; double VT0_GEN (double Temp, int TINF) {};</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

|            | <pre>double DIVIDER (double Temp, double Vin, double Vref) {};<br/>struct Iout TRANSLIN_SQ (double isig) {};<br/>double V_I_CONV (double Temp, double Vin, double Vin0) {};<br/>double IU_CONV2 (double Temp, int SQ, struct Iout Iin, double V0) {};<br/>double IU_CONV4 (double Temp, int S4, struct Iout Iin, double V0) {};<br/>double SUM_AMP (double Temp, int LIN, double Vmin, double Vt, double Vt0, double<br/>Verm double Vdr double V0) {};</pre>                                                            |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | double Temp_Comp (double Temp, int TINF, int LIN, int SQ, int S4, double VC) {};                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| core.c     | Crystal oscillator core model function + complex number functions +                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|            | <pre>temperature dependence functions struct complex cdbl (const double Re, const double Im) {}; struct complex cadd (const struct complex A, const struct complex B) {}; struct complex cmult (const struct complex A, const struct complex B) {}; struct complex cdiv (const struct complex A, const struct complex B) {}; double RTFtemp (const double Temp, const double Rvalue) {}; double CMIMtemp (const double Temp, const double Cvalue) {}; double Betatemp (const double Temp, const double Bvalue) {};</pre> |
| varactor.c | Varactor model function<br>double Varactor (double Vvar, double Temp) {};                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| cdac.c     | CDAC model function<br>double Cdac (double Temp, int CDAC) {};                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| crystal.c  | Quartz crystal model function<br>double Xtal (double Temp) {};                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| random.c   | <pre>Random Number Generator functions double drand48() {}; double RandNumGen (int stat_mode, double par_avg, double par_tol, int distrib) {};</pre>                                                                                                                                                                                                                                                                                                                                                                     |
| control.c  | <pre>Simulation controller functions void ParaVecFileInput (FILE *pfile, struct ParaVec *p) {}; void ParaVecSave (struct ParaVec *SafePlace) {}; void ParaVecRestore (struct ParaVec *SafePlace) {}; void ParaVecCopy (struct ParaVec *Dest, struct ParaVec *Src) {}; void ParaVecStatistics (struct ParaVec *Current, int StatPart) {}; struct ParaVec Simu_Controller (int SimMode, int N, int StatPart, double **Matrix) {};</pre>                                                                                    |
| algorm.c   | <pre>Trimming algorithm functions void PrintOut3x3 (double A[3][3]) {}; void mmult3x3 (double A[3][3], double B[3][3], double result[3][3]) {}; double det (double A[3][3]) {}; void minv3x3 (double A[3][3], double result[3][3]) {}; struct ParaVec Trim_Algorithm (int k, int Stat_Part, double **Matrix) {};</pre>                                                                                                                                                                                                   |
| postproc.c | <pre>Post-processor functions void CheckForSpec (struct spec *Spec, char *buf, int m, double **Matrix) {}; void Post_Processor (struct spec *Spec, char *buffer[], int N, int DataType, double **Matrix) {};</pre>                                                                                                                                                                                                                                                                                                       |

## VI.4. System simulation report

In this section, the goals stated in Section VI on page 90 are addressed.

# VI.4.1.Operation check of DualOscillator TCXO with allowed tolerances of the system components

The allowed tolerances for the system parameters along with the distribution functions are given in Sections VI.2 and VI.3. The check was made in Simulation Mode 3 (trimming mode), where a large number of TCXO's with statistically dispersed parameters were generated and subsequently a trimming algorithm was simulated to evaluate its ability and the trimmability of the individual TCXO's.

Three variations of the simulation were done (see Section VI.3.6 on page 96):

- 1) only crystal has statistical model (TCXO has nominal model);
- 2) only TCXO has statistical model (the crystal has nominal model);
- 3) both TCXO and the crystal have the statistical models. In each of the three cases above, a simulation of 10'000 (TCXO+crystal) systems were done.

## VI.4.2. The "worst case" combinations of tolerances of the system parameters

The worst case in the DualOscillator TCXO operation was identified, when the loss resistance of the crystal in the macromodel was larger than +20% of the nominal and the  $g_{mstart}$  of the XO core was more than 10% smaller than the nominal value. This combination of parameters yielded quite a large number of oscillators, that would not start at all. There were no other parameters that influenced the operation so heavily.

The remedy for this problem would be increasing the  $g_{mstart}$  parameter from its initial value, 3.57 µS (about 45% of 10'000 oscillators were not starting at some temperature when both TCXO and the crystal had statistical models) to about 9 µS, which resulted in 3 non-starting oscillators out of 10'000 in the same simulation conditions. This phenomenon was confirmed in DualOscillatorT2, where some of the oscillators had startup problems in different temperatures.

In the next version, DualOscillatorT4, the XO core was redesigned to have larger  $g_{mstart}$  than the T2 version. Also the adaptive bias generator was left out and replaced with a bipolar PTAT bias current generator, which has the advantage of yielding nearly constant  $g_{mstart}$  in whole temperature range, when MOS transistors in subthreshold are used.

## VI.4.3. The most suitable trimming algorithm for the TCXO

In the present trimming simulations, the following trimming algorithm was used.

- 1. Measure f1, f2 and f3 at T1, T2, T3 of TCXO, while holding VCOUT = const;
- 2. Using the T1, T2, T3, and f1, f2 and f3 calculate Tinf using least squares 2-nd order curve fit;
- 3. At T=Tinf adjust TINF(5:0) so that VT0=V(TE1);
- 4. At T=Tinf adjust CDAC(5:0) and VC so that:
  - f=40.000 kHz;
  - VCOUT is about 0.58 V;
- 5. At T=Tinf+20 adjust SQ(3:0) so that f=40.000 kHz;
- 6. At T=Tinf-20 adjust LIN(3:0) so that f=40.000 kHz;
- 7. Repeat 5. and 6. until frequency error from 40.000 kHz becomes <2 ppm;
- 8. At T=Tinf+35 adjust S4(3:0) so that f=40.000 kHz
- 9. At T=Tinf-35 adjust LIN(3:0) so that f=40.000 kHz
- 10. Repeat 8. and 9. until frequency error from 40.000 kHz becomes <2.5 ppm
- 11. Repeat 5. ... 9. until frequency error will be <2 ppm at T=Tinf±20 and be <2.5 ppm at T=Tinf±40;
- 12. Adjust CDAC so that frequency error becomes minimal at T=Tinf.

As the trimming results obtained with this algorithm were not satisfactory in all aspects, a development of an alternative trimming algorithm was started.



A result of trimming simulation is shown in Figure 107.

Figure 107. Trimming simulation results (min/max: blue lines, average: magenta line with markers, specification lines: orange, others are some curves of the 10'000 simulations)

#### VI.4.4. The correctness of the system-level design of DualOscillator TCXO

The correctness of the system-level design was evaluated using the previously obtained simulation results (three sets of 10'000 simulations). The contents of trimming registers TINF, CDAC, S4, SQ and LIN and also the control voltage VC were extracted from the simulation results and the histograms of the resulting trimming register values were created. The histograms are shown in the figures below.

Comments about the histograms: As it can be seen, the crystal tolerances have much larger influence on system performance than the IC process variations. It is also interesting to note that negative VC control voltage is required in both cases, when crystal tolerances are involved. This is clearly non-practical situation and might be a weak point in the trimming algorithm or an logical error in the simulation program. This issue will be addressed later. It should also be noted that the LIN code in all three cases is at its minimum code in most of the cases and SQ, on the contrary, is at mostly at the maximum code. S4 is more moderately distributed and has peaking at both minimum and maximum codes. This might indicate the need for wider tuning range for the corresponding polynomial coefficients.



# VI.4.4.1 Histograms for the case when crystal has statistical model and TCXO has nominal model

Figure 108. Histograms of trimming values, when crystal parameters vary statistically (IC is nominal)



# VI.4.4.2 Histograms for the case when crystal has nominal model and TCXO has statistical model

Figure 109. Histograms of trimming values, when IC parameters vary statistically (crystal is nominal)



VI.4.4.3 Histograms for the case when both crystal and TCXO have statistical models

Figure 110. Histograms of trimming values, when both crystal and IC parameters vary statistically

#### VI.5. Conclusion

The system-level program implementing a macromodel for the DualOscillator TCXO and the 40 kHz tuning-fork crystal macromodel based on Micro Crystal CC1V03 quartz resonator was written and used for evaluating the circuit performance. It was discovered, that the  $g_{mstart}$  parameter (the transconductance of the oscillator core transistor) in the oscillator core should be increased from 3.57 µS to about 9 µS because of the startup problems, which were discovered during system-level simulations. This modification has been made in the DualOscillatorT4, which has been put to MPW2621 (week 47/2003).

As it can be seen from the histograms in the subsections VI.4.4.1, VI.4.4.2 and VI.4.4.3, the crystal tolerances have much larger influence on system performance than the IC process variations. It is also interesting to note that negative VC control voltage is required in the two cases, when crystal tolerances are involved. This is clearly non-practical situation and might be a weak point in the trimming algorithm or a logical error in the simulation program. This issue will be addressed elsewhere.

It should also be noted that the LIN code in all three cases is at its minimum code in most of the cases and SQ, on the contrary, is mostly at the maximum code. S4 is more moderately distributed and has peaking at both minimum and maximum codes. This might indicate the need for wider tuning range for the corresponding polynomial coefficients.

The alternative trimming algorithm will be designed in the future. The polynomial coefficient tuning range problem will also be investigated.

In conclusion, a project-specific system-level simulation tool was built and successfully used in DualOscillator design.

## References

## 1 Power Control-related GSM specifications

- [1] European Telecommunication Standards Institute (ETSI), "Recommendation GSM 01.04 Vocabulary in a GSM PLMN, version 3.0.1", February 1991
- [2] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system (Phase 2+); Abbreviations and acronyms (GSM 01.04 version 5.0.1)", November 1996
- [3] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system (Phase 2 and Phase 2+); Base Station System (BSS) equipment specification; Radio aspects (GSM 11.21 version 5.3.1)", November 1998
- [4] European Telecommunication Standards Institute (ETSI), "Radio Equipment and Systems (RES); Electro-Magnetic Compatibility (EMC) for European digital cellular telecommunications system (GSM 900 MHz and DCS 1800 MHz) Part 3: Base station radio and ancillary equipment and repeaters meeting Phase 2 GSM requirements", October 1997
- [5] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system (Phase 2); Radio link management in hierarchical networks (GSM 05.22, version 4.0.0), May 1996
- [6] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system (Phase 2); Radio subsystem synchronization (GSM 05.10 version 4.9.0)", November 1996
- [7] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system (Phase 2+); Radio subsystem link control (GSM 05.08 version 6.4.0 Release 1997)", April 1999
- [8] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system (Phase 2+); Radio transmission and reception (GSM 05.05 version 7.1.0 Release 1998)", July 1999
- [9] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system (Phase 2+); Channel coding (GSM 05.03 version 8.5.1 Release 1999)", November 2000
- [10] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system (Phase 2+); Multiplexing and multiple access on the radio path (GSM 05.02 version 8.5.1 Release 1999)", November 2000
- [11] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system (Phase 2+); Physical layer on the radio path; General description (GSM 05.01 version 8.4.0 Release 1999)", July 2000
- [12] European Telecommunication Standards Institute (ETSI), "Digital cellular telecommunications system; Multiband operation of GSM/DCS 1800 by a single operator (GSM 03.26 version 5.0.0)", November 1996

## 2 Power control theory

- [13] M. Mouly, "Regular cellular reuse patterns", in Proc. 41st IEEE Vehicular Technology Conference, pp. 681—688, 1991
- [14] M.-B. Pautet, M. Mouly, "GSM protocol architecture: radio sub-system signalling", in Proc. 41st IEEE Vehicular Technology Conference, pp. 326—332, 1991
- [15] M. Mouly, M.-B. Pautet, "Technical aspects of the GSM system and its derivatives: Current Evolution of the GSM Systems", IEEE Personal Comm. Magazine, pp 9—19, Oct. 1995
- [16] A. P. Hulbert, "Myths and realities of power control", IEE Colloquium on Spread Spectrum Techniques for Radio Communication Systems, pp. 7/1—7/4, 1993
- [17] G. S. Axelby, E. F. Osborne, "Transmitter Power Control in Two-Way Communications System", IRE Trans. on Comm. Syst., pp. 48—56, Mar. 1960
- [18] T. T. Nielsen, J. Wigard, S. Skjærris, C. O. Jensen, J. Elling, "Enhancing Network Quality using Baseband Frequency Hopping, Downlink Power Control and DTX in a Live GSM Network", The Ninth IEEE Int'l Symp. on PIMRC, pp. 905—909, 1998
- [19] J. Blom, F. Gunnarsson, F. Gustafsson, "A new concept of power control in cellular systems reflecting challenges of today's systems", IEEE Global Telecommunications Conf., GLOBECOM 98., pp. 2097—2102, 1998
- [20] F. Gunnarsson, F. Gustafsson, J. Blom, "Improved performance using nonlinear components in power control algorithms", IEEE 49th VTC, pp. 1276—1280, 1999
- [21] E. Anderlind, "Selecting the Feedback Rate for SIR-based Power Control in Wireless TDMA Networks with Slowly Moving Terminals", The Ninth IEEE Int'l Symp. on PIMRC, pp. 937—941, 1998
- [22] F. Muratore, G. Romano, "GSM versus CDMA: performance comparisons", Global Telecommunications Conference, 1996. GLOBECOM '96, pp. 519–524, 1996
- [23] M. Frodigh, J. Zander, "Joint Power Control in Cellular Radio Systems", Sixth IEEE International Symposium on PIMRC'95, pp. 41–45, 1995
- [24] J. Zander, "Generalized reuse partitioning in cellular mobile radio", IEEE 43rd Vehicular Technology Conference, pp. 181—184, 1993
- [25] J. Zander, "Radio Resource Management an overview", IEEE 46th Vehicular Technology Conference, pp. 16–20, 1996
- [26] A. Dutta, S. Sarin, "Performance Optimization in GSM Networks through Dynamic Power Control", 5th IEEE International Conference on High Speed Networks and Multimedia Communications, pp. 197–202, 2002
- [27] C. W. Sung, K. K. Leung, W. S. Wong, "An Adaptive Fixed-Step Power Control Algorithm Based on Link Quality Measure", IEEE Global Telecommunications Conference, 1998. GLOBECOM 98., pp. 2103—2108, 1998
- [28] O. Somarriba, T. Giles, "Transmission Control for Spatial TDMA in Wireless Radio Networks", 4th International Workshop on Mobile and Wireless Communications Network, 2002., pp. 394—398, 2002
- [29] J. Zander, "Trends in Resource Management Future Wireless Networks", IEEE Wireless Communications and Networking Conference, pp. 159–163, 2000
- [30] Y. Jia, S. Hara, Y. Hara, "Impact of Closed-loop Power Control on SDMA/TDMA System Performance, IEEE 56th Vehicular Technology Conference, 2002. pp. 1825—1829, 2002
- [31] Y.-W. Leung, "Simplified power control method for cellular mobile communication", Elect. Lett., vol. 30, No. 8, pp. 626—627, 14<sup>th</sup> April 1994
- [32] J.-C. Liu, T.-H. Lee, Y.-T. Su, "Power control algorithm for cellular radio systems", Elect. Lett., vol. 30, No. 3, pp. 195–197, 3<sup>rd</sup> Feb. 1992
- [33] S. A. Grandhi, J. Zander, "Constrained Power Control in Cellular Radio Systems", IEEE 44th Vehicular Technology Conference, pp. 824—828, 1994
- [34] S. Ariyavisitakul, L. F. Chang, "Signal and Interference Statistics of a CDMA System with Feedback Power Control", IEEE Trans. Communications, Vol. 41, No. 11, pp. 1626– 1634, Nov. 1993

- [35] M. M. Wang, O. K. Tonguz, "Forward link power control for cellular CDMA networks", Elect. Lett., vol. 29, No. 13, pp. 1195—1197, 24<sup>th</sup> June 1993
- [36] A. Zanella, "Joint signal-level and C/I-based power control for TDMA mobile radio systems", Elect. Lett., Vol. 37, No. 20, pp. 1257—1258, 27<sup>th</sup> September 2001
- [37] J. Nasreddine, X. Lagrange, "Power control and slot allocation in a TD-CDMA system", IEEE VTC 2002, pp. 880—884, 2002
- [38] D. Verhulst, M. Mouly, J. Szpirglas, "Slow Frequency Hopping Multiple Access for Digital Cellular Radiotelephone", IEEE J. Selected areas in Comm., Vol. SAC-2, No. 4, pp. 563—574, July 1984
- [39] K. C. Budka, A. Das, K. Murti, "A Quality-based Downlink Power Control Algorithm for General Packet Radio Service (GPRS)", IEEE VTC 2001, pp. 2898—2902, 2001
- [40] P. M. Astell, "Cellular radio-telephone simulator", Sixth International Conference on Mobile Radio and Personal Communications, pp. 121–125, 1991
- [41] C.-C. Lee, R. Steele, "Signal-to-interference calculations for modern TDMA cellular communication system", IEEE Proc. Commun., Vol. 142, No. 1, pp. 21—30, Feb. 1995
- [42] M. Zorzi, L. B. Milstein, "Power Control and Coding in a Cellular CDMA Mobile Radio System", IEEE International Conference on Communications, ICC 94, SUPERCOMM/ICC '94, pp. 1629—1633, 1994
- [43] A. J. Viterbi, A. M. Viterbi, E. Zehavi, "Other-Cell Interference in Cellular Power-Controlled CDMA", IEEE Trans. on Communications, Vol. 42, No. 2/3/4, pp. 1501—1504, Feb/Mar/Apr 1994
- [44] F. Rashid-Farrokhi, K. J. Ray Liu, L. Tassiulas, "Transmit Beamforming and Power Control for Cellular Wireless Systems", IEEE J. on Selected Areas in Comm., Vol. 16, No. 8, pp. 1437—1450, Oct. 1998
- [45] A. Lozano, D. C. Cox, "Integrated Dynamic Channel Assignment and Power Control in TDMA Mobile Wireless Communication Systems", IEEE J. on Selected Areas in Comm., Vol. 17, No. 11, pp. 2031–2040, Nov. 1999
- [46] H. N. Ben Meriem, S. Tabbane, "Simulations of Frequency Hopping Schemes with Power Control in a GSM Network", IEEE VTC 2000, pp. 2380–2383, 2000
- [47] M. H. Ahmed, S. A. Mahmoud, "Capacity Analysis of GSM Systems Using Slow Frequency Hopping and Smart Antennas", IEEE VTC 2000, pp. 355–359, 2000
- [48] G. Caire, R. Knopp, P. Humblet, "System Capacity of F-TDMA Cellular Systems", IEEE Trans. Communications, Vol. 46, No. 12, pp. 1649—1661, Dec. 1998
- [49] S.-L. Kim, Z. Rosberg, J. Zander, "Combined Power Control and Transmission Rate Selection in Cellular Networks", IEEE VTC '99, pp. 1653—1657, 1999
- [50] F. Gunnarsson, J. Blom, F. Gustafsson, "Power Control Algorithms and Stability Analysis for Radio Network Control", Proc. of the 37<sup>th</sup> IEEE Conf. on Decision and Control, pp. 2041—2042, Dec. 1998 [00758632.pdf] Z
- [51] P. Agrawal, B. Narendran, J. Sienicki, S. Yajnik, "An Adaptive Power Control and Coding Scheme for Mobile Radio Systems", IEEE ICPWC '96, pp. 283–288, 1996
- [52] R. D. Yates, S. Gupta, C. Rose, S. Sohn, "Soft Dropping Power Control", IEEE 47<sup>th</sup> Vehicular Technology Conference, Volume 3, pp. 1694—1698, 1997
- [53] W. C. Y. Lee, "Power control in CDMA", 41st IEEE Vehicular Technology Conference, pp. 77–80, 1991
- [54] M. I. Silventoinen, P. A. Ranta, M. Raitola, "Fast Power Control for GSM HBS Using Training Sequences", 1997 IEEE 47th Vehicular Technology Conference, pp. 1689—1693, 1997
- [55] S. Gupta, R. D. Yates, C. Rose, "Soft Dropping Power Control A Power Control Backoff Strategy", IEEE ICPWC '97, pp. 210–214, 1997

- [56] E. Lachat, J.-F. Wagen, J. L. Salina, M. Schilling, "Analysis of Downlink Power Control in a GSM System", IEEE VTC '98, pp. 2306–2310, 1998
- [57] S. Ulukus, R. D. Yates, "Stochastic Power Control for Cellular Radio Systems", IEEE Trans. Communications, Vol. 46, No. 6, pp. 784–798, June 1998
- [58] M.-T. Cheung, C.-T. Lea, "CCI improvement by voice activity detection and powercontrol in a cellular system", IEEE VTC '98, pp. 1229–1233, 1998
- [59] A. M. C. Correia, A. C. B. Rodrigues, "Adaptive Frequency-Hopping for TDMA/CDMA with Joint Detection", IEEE VTC '98, pp. 2212—2216, 1998
- [60] C. Y. Lee, T. Park, "A Parametric Power Control with Fast Convergence in Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 47, No. 2, pp. 440—449, May 1998
- [61] J. Dunlop, J. Irvine, B. S. Manzanedo, "Power control in a cellular adaptive air interface", Elect. Lett., vol. 32, No. 21, pp. 1968–1969, 10<sup>th</sup> October 1996
- [62] S. A. Grandhi, R. Vijayan, D. J. Goodman, "Distributed Power Control in Cellular Radio Systems", IEEE Trans. on Communications, Vol. 42, No. 2/3/4, pp. 226–228, Feb/Mar/Apr 1994
- [63] R. Paul, K. V. Shah, "An Objective Comparison of Second Generation Cellular Systems GSM, IS-136 and IS-95", IEEE ICPWC '97, pp. 510—514, 1997
- [64] Q. Wu, W.-L. Wu, J.-P. Zhou, "Centralised power control in CDMA cellular mobile systems", Elect. Lett., vol. 33, No. 2, pp. 115–116, 16<sup>th</sup> January 1997
- [65] A. M. Monk, L. B. Milstein, "Open-Loop Power Control Error in a Land Mobile Satellite System", IEEE J. on Selected Areas in Comm., Vol. 13, No. 2, pp. 205–212, Feb. 1995
- [66] J. C.-I. Chuang, N. Sollenberger, "Uplink Power Control for TDMA Portable Radio Channels", IEEE International Conference on Communications, ICC93, pp. 584—588, 1993
- [67] R. Yates, C. Y. Huang, "Optimal Uplink Power Control and Base Station Assignment", Third Annual International Conference on Universal Personal Communications 1994, pp. 247—251, 1994
- [68] J. C.-I. Chuang, N. R. Sollenberger, "Performance of Autonomous Dynamic Channel Assignment and Power Control for TDMA/FDMA Wireless Access", IEEE J. Selected areas in Comm., Vol. 12, No. 8, pp. 1314—1323, Oct. 1994
- [69] D. M. Boscovic, A. P. van den Heuvel, "The Interference Reduction and Spectrum Efficiency Benefits of Power Control in Future PMR Systems", IEE Conf. on Mobile and Personal Comm., 13-15 Dec. 1993, pp. 108—113, 1993
- [70] H. Matsuki, H. Takanashi, "Theoretical analysis of BER improvement by adaptive transmitter power control for Rayleigh fading compensation", Elect. Lett., vol. 29, No. 17, pp. 1520—1521, 19<sup>th</sup> August 1993
- [71] R. D. Yates, "A Framework for Uplink Power Control in Cellular Radio Systems", IEEE J. on Selected Areas in Comm., Vol. 13, No. 7, pp. 1341—1347, Sep. 1995
- [72] D. Yu, D. D. Falconer, H. M. Hafez, "Traffic Capacity Studies of TDMA In-Building Wireless Systems", IEEE ICUPC'93, pp. 696—700, 1993
- [73] Y.-W. Leung, "Power Control in Cellular Networks Subject to Measurement Error", IEEE Trans. on Communications, Vol. 44, No. 7, pp. 772—775, July 1996
- [74] C.-C. Lee, R. Steele, "Closed-loop power control in CDMA systems", IEE Proc. Commun., Vol. 143, No. 4, pp. 231–239, Aug. 1996
- [75] J. M. Jacobsmeyer, "Congestion Relief on Power-Controlled CDMA Networks", IEEE J. on Selected Areas in Comm., Vol. 14, No. 9, pp. 1758—1761, Dec. 1996
- [76] S. Ariyavisitakul, "Signal and Interference Statistics of a CDMA System with Feedback Power Control – Part II", IEEE Trans. on Communications, Vol. 42, No. 2/3/4, pp. 597– 605, Feb/Mar/Apr 1994

- [77] M. Zorzi, "Comment on "Forward link power control for cellular CDMA networks"", Elect. Lett., vol. 30, No. 17, pp. 1378–1379, 18<sup>th</sup> August 1994
- [78] L. Hu, "Local throughput performance of packet radio networks with transmitting power control", ICC '91, pp. 1621–1626, 1991
- [79] R. Thomas, M. Mouly, H. Gilbert, "Performance evaluation of the channel organization of the European Digital Mobile Communication System", in Proc. 38th IEEE Vehicular Technology Conference, pp. 38—43, 1988
- [80] J. Scourias, "Overview of the GSM cellular system", Dept. of Computer Science, Univ. of Waterloo, http://www.ccnga.uwaterloo.ca/~jscouria/
- [81] S. L. Wong, S. Luo, "A 2.7-5.5 V, 0.2-1 W BiCMOS RF Driver Amplifier IC with Closed-Loop Power Control and Biasing Functions", IEEE J. Solid-State Circ., Vol. 34, No. 12, pp. 2259—2264, Dec. 1998
- [82] D. G. Sweeney, C. W. Bostian, "Implementing Adaptive Power Control as a 30/20-GHz Fade Countermeasure", IEEE Trans. Antennas and Propagation, Vol. 47, No. 1, pp. 40—46, Jan. 1999
- [83] J. C.-I. Chuang, N. R. Sollenberger, "Uplink Power Control for TDMA Portable Radio Channels", IEEE Trans. Vehicular Technology, Vol. 43, No. 1, pp. 33—39, Feb. 1994
- [84] M. A. Mokhtar, S. C. Gupta, "Power Control Considerations for DS/CDMA Personal Communication Systems", IEEE Trans. Vehicular Technology, Vol. 41, No. 4, pp. 479– 487, Nov. 1992
- [85] K. G. Filis, S. C. Gupta, "Overlay of Cellular CDMA on FSM", IEEE Trans. Vehicular Technology, Vol. 43, No. 1, pp. 86—98, Feb. 1994
- [86] V. Wong, C. Leung, "A Transmit Power Control Scheme for Improving Performance in a Mobile Packet Radio System", IEEE Trans. Vehicular Technology, Vol. 43, No. 1, pp. 174– 180, Feb. 1994
- [87] R. R. Gejji, "Forward-Link-Power Control in CDMA Cellular Systems", IEEE Trans. Vehicular Technology, Vol. 41, No. 4, pp. 532—536, Nov. 1992
- [88] S. A. Grandhi, R. Vijayan, D. J. Goodman, J. Zander, "Centralized Power Control in Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 42, No. 4, pp. 466—468, Nov. 1993
- [89] M. G. Jansen, R. Prasad, "Capacity, Throughput, and Delay Analysis of a Cellular DS CDMA System With Imperfect Power Control and Imperfect Sectorization", IEEE Trans. Vehicular Technology, Vol. 44, No. 1, pp. 67–75, Feb. 1995
- [90] O. K. Tonguz, M. M. Wang, "Cellular CDMA Networks Impaired by Rayleigh Fading: System Performance with Power Control", IEEE Trans. Vehicular Technology, Vol. 43, No. 3, pp. 515—527, Aug. 1994
- [91] A. J. Goldsmith, L. J. Greenstein, G. J. Foschini, "Error Statistics of Real-Time Power Measurements in Cellular Channels with Multipath and Shadowing", IEEE Trans. Vehicular Technology, Vol. 43, No. 3, pp. 439–446, Aug. 1994
- [92] G. L. Stüber, L.-B. Yiin, "Downlink Outage Predictions for Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 40, No. 3, pp. 521–531, Aug. 1991
- [93] J. Zander, "Performance of Optimum Transmitter Power Control in Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 41, No. 1, pp. 57—62, Feb. 1992
- [94] J. Zander, M. Frodigh, "Comment on "Performance of Optimum Transmitter Power Control in Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 43, No. 3, p. 636, Aug. 1994
- [95] M. Zorzi, "Simplified Forward-Link Power Control Law in Cellular CDMA", IEEE Trans. Vehicular Technology, Vol. 43, No. 4, pp. 1088–1093, Nov. 1994

- [96] N. L. B. Chan, "Multipath Propagation Effects on a CDMA Cellular Systems", IEEE Trans. Vehicular Technology, Vol. 43, No. 4, pp. 848–855, Nov. 1994
- [97] G. J. Foschini, Z. Miljanic, "A Simple Distributed Autonomous Power Control Algorithm and its Convergence", IEEE Trans. Vehicular Technology, Vol. 42, No. 4, pp. 641—646, Nov. 1993
- [98] W. C. Y. Lee, "Overview of Cellular CDMA", IEEE Trans. Vehicular Technology, Vol. 40, No. 2, pp. 291-302, May 1991
- [99] G. J. Foschini, Z. Miljanic, "Distributed Autonomous Wireless Channel Assignment Algorithm with Power Control", IEEE Trans. Vehicular Technology, Vol. 44, No. 3, pp. 420–429, Aug. 1995
- [100] T.-H. Lee, J.-C. Lin, Y. T. Su, "Downlink Power Control Algorithms for Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 44, No. 1, pp. 89–94, Feb. 1995
- [101] S. Chennakeshu, A. A. Hassan, J. B. Anderson, B. Gudmundson, "Capacity Analysis of a TDMA-Based Slow-Frequency-Hopped Cellular System", IEEE Trans. Vehicular Technology, Vol. 45, No. 3, pp. 531–542, Aug. 1996
- [102] M. Zorzi, "Power Control and Diversity in Mobile Radio Cellular Systems in the Presence of Ricean Fading and Log-Normal Shadowing", IEEE Trans. Vehicular Technology, Vol. 45, No. 2, pp. 373–382, May 1996
- [103] C.-J. Chang, J.-H. Lee, F.-C. Ren, "Design of Power Control Mechanisms with PCM Realization for the Uplink of a DS-CDMA Cellular Mobile Radio System", IEEE Trans. Vehicular Technology, Vol. 45, No. 3, pp. 522—530, Aug. 1996
- [104] K. H. Lam, W. S. Wong, "Distributed Power Balancing in Cellular System Using Limited Control-Data Flow", IEEE Trans. Vehicular Technology, Vol. 46, No. 1, pp. 247– 252, Feb. 1997
- [105] R. Haas, J.-C. Belfiore, "Spectrum Efficiency Limits in Mobile Cellular Systems", IEEE Trans. Vehicular Technology, Vol. 45, No. 1, pp. 33—40, Feb. 1996
- [106] M. Frodigh, "Performance Bounds for Power Control Supported DCA-Algorithms in Highway Micro Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 44, No. 2, pp. 238—243, May 1995
- [107] R. D. Yates, C.-Y. Huang, "Integrated Power Control and Base Station Assignment", IEEE Trans. Vehicular Technology, Vol. 44, No. 3, pp. 638–644, Aug. 1995
- [108] P.-R. Chang, B.-C. Wang, "Adaptive Fuzzy Power Control for CDMA Mobile Radio Systems", IEEE Trans. Vehicular Technology, Vol. 45, No. 2, pp. 225–236, May 1996
- [109] B. Wu, Q. Wang, "Maximization of the Channel Utilization in Wireless Heterogeneous Multiaccess Networks", IEEE Trans. Vehicular Technology, Vol. 46, No. 2, pp. 437–444, May 1997
- [110] D. Kim, K.-N. Chang, S. Kim, "Efficient Distributed Power Control for Cellular Mobile Systems", IEEE Trans. Vehicular Technology, Vol. 46, No. 2, pp. 313—319, May 1997
- [111] S. A. Grandhi, R. D. Yates, D. J. Goodman, "Resource Allocation for Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 46, No. 3, pp. 581—587, Aug. 1997
- [112] M. Zorzi, F. Borgonovo, "Performance of Capture-Division Packet Access with Slow Shadowing and Power Control", IEEE Trans. Vehicular Technology, Vol. 46, No. 3, pp. 687—696, Aug. 1997
- [113] D. Kim, "Efficient Interactive Call Admission Control in Power-Controlled Mobile Systems", IEEE Trans. Vehicular Technology, Vol. 49, No. 3, pp. 1017—1028, May 2000
- [114] T.-H. Lee, J. T. Wang, "Admission Control for Variable Spreading Gain CDMA Wireless Packet Networks", IEEE Trans. Vehicular Technology, Vol. 49, No. 2, pp. 565— 575, Mar. 2000

- [115] R. Verdone, A. Zanella, "On the Optimization of Fully Distributed Power Control Techniques in Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 49, No. 4, pp. 1440—1448, July 2000
- [116] S. W. Kim, A. J. Goldsmith, "Truncated Power Control in Code-Division Multiple-Access Communications", IEEE Trans. Vehicular Technology, Vol. 49, No. 3, pp. 965– 972, May 2000
- [117] Q. Wu, "Optimum Transmitter Power Control in Cellular Systems with Heterogeneous SIR Thresholds", IEEE Trans. Vehicular Technology, Vol. 49, No. 4, pp. 1424—1429, July 2000
- [118] C. W. Sung, K. K. Leung, W. S. Wong, "A Quality-Based Fixed-Step Power Control Algorithm with Adaptive Target Threshold", IEEE Trans. Vehicular Technology, Vol. 49, No. 4, pp. 1430—1439, July 2000
- [119] Z. Haas, J. H. Winters, D. S. Johnson, "Simulation Results of the Capacity of Cellular Systems", IEEE Trans. Vehicular Technology, Vol. 46, No. 4, pp. 805–817, Nov. 1997
- [120] Y. Argyropoulos, S. Jordan, S. P. R. Kumar, "Dynamic Channel Allocation in Interference-Limited Cellular Systems with Uneven Traffic Distribution", IEEE Trans. Vehicular Technology, Vol. 48, No. 1, pp. 224–232, Jan. 1999
- [121] J. S. Evans, D. Everitt, "Effective Bandwidth-Based Admission Control for Multiservice CDMA Cellular Networks", IEEE Trans. Vehicular Technology, Vol. 48, No. 1, pp. 36—46, Jan. 1999
- [122] C. W. Sung, W. S. Wong, "The Convergence of an Asynchronous Cooperative Algorithm for Distributed Power Control in Cellular Systems", IEEE Trans. Vehicular Technology, Vol. 48, No. 2, pp. 563—570, Mar. 1999
- [123] C. Tellambura, "Cochannel Interference Computation for Arbitrary Nakagami Fading", IEEE Trans. Vehicular Technology, Vol. 48, No. 2, pp. 487–489, Mar. 1999
- [124] C. W. Sung, W. S. Wong, "A Distributed Fixed-Step Power Control Algorithm with Quantization and Active Link Quality Protection", IEEE Trans. Vehicular Technology, Vol. 48, No. 2, pp. 553—562, Mar. 1999
- [125] Q. Wu, "Performance of Optimum Transmitter Power Control in CDMA Cellular Mobile Systems", IEEE Trans. Vehicular Technology, Vol. 48, No. 2, pp. 571—575, Mar. 1999
- [126] M. L. Sim, B.-H. Soong, C.-B. Soh, "Performance Study of Close-Loop Power Control Algorithms for a Cellular CDMA System", IEEE Trans. Vehicular Technology, Vol. 48, No. 3, pp. 911—921, May 1999
- [127] Y. Huang, T. S. Ng, "DS-CDMA with Power Control Error Using Weighted Despreading Sequences over a Multipath Rayleigh Fading Channel", IEEE Trans. Vehicular Technology, Vol. 48, No. 4, pp. 1067—1079, July 1999
- [128] D. Kim, "A Simple Algorithm for Adjusting Cell-Site Transmitter Power in CDMA Cellular Systems", IEEE Trans. Vehicular Technology, Vol. 48, No. 4, pp. 1092—1098, July 1999
- [129] M. Hellebrandt, R. Mathar, "Location Tracking of Mobiles in Cellular Radio Networks", IEEE Trans. Vehicular Technology, Vol. 48, No. 5, pp. 1558—1562, Sep. 1999
- [130] W.-M. Tam, F. C. M. Lau, "Analysis of Power Control and its Imperfections in CDMA Cellular Systems", IEEE Trans. Vehicular Technology, Vol. 48, No. 5, pp. 1706—1717, Sep. 1999
- [131] Y.-J. Yang, J.-F. Chang, "A Strength-and-SIR-Combined Adaptive Power Control for CDMA Mobile Radio Channels", IEEE Trans. Vehicular Technology, Vol. 48, No. 6, pp. 1996—2004, Nov. 1999

- [132] F. Babich, "Considerations on Adaptive Techniques for Time-Division Multiplexing Radio Systems", IEEE Trans. Vehicular Technology, Vol. 48, No. 6, pp. 1862—1873, Nov. 1999
- [133] M. J. Chu, W. E. Stark, "Effect of Mobile Velocity on Communications in Fading Channels", IEEE Trans. Vehicular Technology, Vol. 49, No. 1, pp. 202–210, Jan. 2000
- [134] D. H. Kim, D. D. Lee, H. J. Kim, K. C. Whang, "Capacity Analysis of Macro/Microcellular CDMA with Power Ratio Control and Tilted Antenna", IEEE Trans. Vehicular Technology, Vol. 49, No. 1, pp. 34—42, Jan. 2000
- [135] P. C. F. Eggers, C. Thommesen, J. B. Andersen, "On Spatial Power Gradients", IEEE Trans. Vehicular Technology, Vol. 49, No. 1, pp. 235–238, Jan. 2000
- [136] S. W. Kim, A. J. Goldsmith, "Truncated Power Control in Code-Division Multiple-Access Communications", IEEE Trans. Vehicular Technology, Vol. 49, No. 3, pp. 965– 972, May 2000
- [137] A. Arregui, J. Dunlop, "Benefits and Feasibility of the Partial Loading Approach in Cellular Mobile Radio Systems", IEEE Trans. Vehicular Technology, Vol. 49, No. 4, pp. 1049—1064, July 2000
- [138] J. Zander, "Distributed Cochannel Interference Control in Cellular Radio Systems", IEEE Trans. Vehicular Technology, Vol. 41, No. 3, pp. 305—311, Aug. 1992
- [139] F. Patenaude, J. Lodge, J.-Y. Chouinard, "Eigen Analysis of Wide-Band Fading Channel Impulse Responses", IEEE Trans. Vehicular Technology, Vol. 48, No. 2, pp. 593—606, Mar. 1999
- [140] D. Wong, D. C. Cox, "Estimating Local Mean Signal Power Level in a Rayleigh Fading Environment", IEEE Trans. Vehicular Technology, Vol. 48, No. 3, pp. 956—959, May 1999
- [141] Y. Karasawa, H. Iwai, "Formulation of Spatial Correlation Statistics in Nakagami-Rice Fading Environments", IEEE Trans. Antennas and Propagation, Vol. 48, No. 1, pp. 12–18, Jan. 2000
- [142] F. Babich, "Considerations on Adaptive Techniques for Time-Division Multiplexing Radio Systems", IEEE Trans. Vehicular Technology, Vol. 48, No. 6, pp. 1862–1873, Nov. 1999
- [143] R. Prasad, A. Kegel, M. G. Jansen, "Effect of imperfect power control on cellular code division multiple access system", Elect. Lett., vol. 28, No. 9, pp. 848—849, 23<sup>rd</sup> April 1992
- [144] L. F. Chang, S. Ariyavisitakul, "Performance of power control method for CDMA radio communications system", Elect. Lett., vol. 27, No. 11, pp. 920–922, 23<sup>rd</sup> May 1991
- [145] A. Abrardo, D. Sennati, "On the Analytical Evaluation of Closed-Loop Power-Control Error Statistics in DS-CDMA Cellular Systems", IEEE Trans. Vehicular Technology, Vol. 49, No. 6, pp. 2071—2080, Nov. 2000
- [146] T. Fujii, M. Sakamoto, "Reduction of cochannel interference in cellular systems by intrazone channel reassignment and adaptive transmitter power control", in Proc. IEEE 38<sup>th</sup> Vehicular Technology Conference, pp. 668—672, June 1988
- [147] L. F. Chang, S. Ariyavisitakul, "Performance of a CDMA Radio Communications System with Feed-Back Power Control and Multipath Dispersion", Proc. GLOBECOM '91, pp. 1017—1021, 1991
- [148] S. Ariyavisitakul, L. F. Chang, "Simulation of CDMA system performance with feedback power control", Elect. Lett., vol. 27, No. 23, pp. 2127–2128, 7<sup>th</sup> Nov. 1991
- [149] A. J. Viterbi, A. M. Viterbi, E. Zehavi, "Performance of Power-Controlled Wideband Terrestrial Digital Communication", IEEE Trans. Communications, Vol. 41, No. 4, pp. 559—569, April 1993

## 3 Practical power control system and IC design

- [150] M. Koort, "Võimsuse juhtimine GSM-mobiiltelefonis" Elektroonika 2000, VII rahvusvahelise telekommunikatsioonipäeva konverentsi ettekannete materjalid. TTÜ ja Eesti Elektroonikaühing, Tallinn, 2000, lk. 57–67 (in Estonian)
- [151] M. Koort, "RF Power Amplifier Control Curve Approximation", in Proc. of Baltic Electronics Conference BEC2000, Tallinn, Oct. 8—11, 2000, Tallinn, Estonia, pp. 71—74
- [152] H.-C. Liu, J. S. Min, H. Samueli, "A Low-Power Baseband Receiver IC for Frequency-Hopped Spread Spectrum Communications", IEEE Journal Solid-State Circ., Vol. 31, No. 3, pp. 384—394, March 1996
- [153] Pichna, R., Wang, Q. *The Mobile Communications Handbook*, Section 23: Power Control. J. D. Gibson, edtr-in-chief. IEEE and CRC Press, 1996, pp. 370–380.
- [154] T. D. Stetzler, I. G. Post, J. H. Havens, M. Koyama, "A 2.7—4.5 V Single Chip GSM Transceiver RF Integrated Circuit", IEEE Journal Solid-State Circ., Vol. 30, No. 12, pp. 1421—1429, Dec. 1995
- [155] S. Weber, "Power Controller for Dual Band TDMA Power Amplifiers", 2001 IEEE RFIC Symposium, pp. 205—208, 2001
- [156] J. Crols, M. S. J. Steyaert, "A Single-Chip 900 MHz CMOS Receiver Front-End with a High Performance Low-IF Topology", IEEE Journal Solid-State Circ., Vol. 30, No. 12, pp. 1483—1492, Dec. 1995
- [157] B. Baggini, R. Becker, H.-U. Schröder, R. Burdenski, M. Simon, "Power Controller for Mobile Application", 42nd Midwest Symposium on Circ. and Syst., pp. 588—591, 1999
- [158] S. Pinsky, "A Method for Computing Adjacent-Channel Spectral Energy in Cellular Power Amplifiers", IEEE MTT-S International Microwave Symposium Digest, Vol. 3, pp. 1595—1598, 1998
- [159] C. S. Wong, "A 3-V GSM Baseband Transmitter", IEEE J. Solid-State Circ., Vol. 34, No. 5, pp. 725—730, May 1999
- [160] P. Orsatti, F. Piazza, Q. Huang, "A 20-mA-Receive, 55-mA-Transmit, Single-Chip GSM Transceiver in 0.25-µm CMOS", IEEE J. Solid-State Circ., Vol. 34, No. 12, pp. 1869—1880, Dec. 1999
- [161] B. Razavi, "A 900-MHz/1.8-GHz CMOS Transmitter for Dual-Band Applications", IEEE J. Solid-State Circ., Vol. 34, No. 5, pp. 573—579, May 1999
- [162] Q. Huang, P. Orsatti, F. Piazza, "GSM Transceiver Front-End Circuits in 0.25-μm CMOS", IEEE J. Solid-State Circ., Vol. 34, No. 3, pp. 292—303, March 1999
- [163] J. L. Tham, M. A. Margarit, B. Pregardier, C. D. Hull, R. Magoon, F. Carr, "A 2.7-V 900-MHz/1.9-GHz Dual-Band Transceiver IC for Digital Wireless Communication", IEEE J. Solid-State Circ., Vol. 34, No. 3, pp. 286—291, March 1999
- [164] J. J. Olmos, A. Gelonch, F. J. Casadevall, G. Femenias, "Design and Implementation of a Wide-Band Real-Time Mobile Channel Emulator", IEEE Trans. Vehicular Technology, Vol. 48, No. 3, pp. 746—764, May 1999

# 4 PA and PA control integrated circuits

- [165] Anadigics: AWT0908, Power Amplifier for GSM Phones. Application Note, 16 pp.
- [166] Anadigics: AWT0908, 900 MHz band GSM GaAs Power Amplifier IC. Advanced product information, 5 pp., 07/1998
- [167] Anadigics: AWT906/AWT906D Power Amplifier for AMPS/DAMPS. Application Note, 14 pp.
- [168] Anadigics: AWT906X TX POWER MMIC Advanced Product Information Rev. 0: 900 MHz Band AMPS GaAs Power Amplifier IC, 4 pp., 07/1998

- [169] Hitachi: PF0121 MOSFET Power Amplifier Module for GSM Mobile Phone, datasheet, 12 pp., 2<sup>nd</sup> ed., 07/1996
- [170] Hitachi: PF01410A, MOSFET Power Amplifier Module for GSM Handy Phone, datasheet, 4 pp., 3<sup>rd</sup> ed., 11/1997
- [171] Hitachi: PF08103B, MOSFET Power Amplifier Module for E-GSM900 and DCS1800 Dual Band Handy Phone, datasheet, 12 pp., 4<sup>th</sup> ed., 05/1999
- [172] Texas Instruments: TRF4002 PCS RF Power Amplifier, datasheet, 8 pp, 01/1999
- [173] Texas Instruments: TRF7610 Silicon MOSFET Power Amplifier IC for GSM, datasheet, 11 pp., 08/1998
- [174] Philips: CGY2013G GSM 4 W power amplifier. Preliminary specification, 12 pp., 01/1998
- [175] Philips: CGY2021G DCS/PCS 2 W power amplifier. Preliminary specification, 12 pp., 04/1997
- [176] Analog Devices: AD6432 GSM 3 V Transceiver IF Subsystem, datasheet, 20 pp., 1997
- [177] Analog Devices: AD8313 0.1 GHz—2.5 GHz, 70 dB Logarithmic Detector/Controller, datasheet, 16 pp., 1999
- [178] Analog Devices: AD8314 100 MHz—2500 MHz 45 dB RF Logarithmic Detector/ Controller, datasheet, 16 pp., 1999
- [179] Analog Devices: AD8361 LF to 2.5 GHz TruPwr<sup>™</sup> Detector, datasheet, 16 pp., 1999
- [180] Linear Technology: LTC1757A-1/LTC1757A-2 Single/Dual Band RF Power Controllers Final Electrical Specifications, 12 pp., 04/2000
- [181] Maxim: MAX4473 Low-Cost, Low-Voltage, PA Power Control Amplifier for GSM Applications in 8-Pin μMAX, datasheet, 6 pp., 03/1999
- [182] Philips: PCF5075 Power amplifier controller for GSM and PCN systems. Product specification, 28 pp., 02/1997
- [183] Philips: PCF5077T Power amplifier controller for GSM and PCN systems. Preliminary specification, 24 pp., 11/1997
- [184] Philips: PCF5078 Power amplifier controller for GSM and PCN systems. Product specification, 20 pp., 04/1999
- [185] T. Sato, S. Yuyama, A. Nakajima, H. Ono, A. Iwai, E. Hase, C. Kusano, "Intelligent RF Power Module Using Automatic Bias Control (ABC) System for PCS CDMA Applications", IEEE MTT-S International Microwave Symposium Digest, Vol. 1, pp. 201–204, 1998
- [186] P. A. Blakey, E. M. Johnson, "Generalized Kushner Analysis of RF Power Amplifiers", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [187] A. van Bezooijen, D. Prikhodko, A. H. M. van Roermund, "Biasing Circuits for Voltage Controlled GSM Power Amplifiers", 33<sup>rd</sup> European Microwave Conf., pp. 277–280, 2003
- [188] H. Lilja, H. Mattila, "WCDMA Power Amplifier Requirements and Efficiency Optimization Criteria", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [189] D. K. Su, W. J. McFarland, "An IC for Linearizing RF Power Amplifiers using Envelope Elimination and Restoration", IEEE J. Solid-State Circ., Vol. 33, No. 12 pp. 2252—2258, Dec. 1998
- [190] K.-C. Tsai, P. R. Gray, "A 1.9-GHz 1-W CMOS Class-E Power Amplifier for Wireless Communications", IEEE J. Solid-State Circ., Vol. 34, No. 7, pp. 962—970, July 1999
- [191] R. Gupta, B. M. Ballweber, D. J. Allstot, "Design and Optimization of CMOS RF Power Amplifiers", IEEE J. Solid-State Circ., Vol. 36, No. 2, pp. 166—175, Feb. 2001
- [192] W. S. T. Yan, H. C. Luong, "A 2-V 900-MHz Monolithic CMOS Dual-Loop Frequency Synthesizer for GSM Receivers", IEEE J. Solid-State Circ., Vol. 36, No. 2, pp. 204—216, Feb. 2001

- [193] P.-D. Tseng, L. Zhang, G.-B. Gao, M. F. Chang, "A 3-V Monolithic SiGe HBT Power Amplifier for Dual-Mode (CDMA/AMPS) Cellular Handset Applications", IEEE J. Solid-State Circ., Vol. 35, No. 9, pp. 1338—1344, Sep. 2000
- [194] Y. Tan, M. Kumar, J. K. O. Sin, L. Shi, J. Lau, "A 900-MHz Fully Integrated SOI Power Amplifier for Single-Chip Wireless Transceiver Applications", IEEE J. Solid-State Circ., Vol. 35, No. 10, pp. 1481—1486, Oct. 2000

# 5 OA design

- [195] P. E. Allen, D. R. Hollberg CMOS Analog Circuit Design, Saunders College Publishing, 1987
- [196] K.-J. de Langen, J. H. Huijsing, "Compact Low-Voltage Power-Efficient Operational Amplifier Cells for VLSI", IEEE J. Solid-State Circ., Vol. 33, No. 10, pp. 1482—1496, Oct. 1998
- [197] G. Palmisano, G. Palumbo, R. Salerno, "A 1.5-V High Drive Capability CMOS Op-Amp", IEEE J. Solid-State Circ., Vol. 34, No. 2, pp. 248—252, Feb. 1999
- [198] M. Wang, T. L. Mayhugh, Jr., S. H. K. Embabi, E. Sánchez-Sinencio, "Constant-gm Rail-to-Rail CMOS Op-Amp Input Stage with Overlapped Transition Regions", IEEE J. Solid-State Circ., Vol. 34, No. 2, pp. 148—156, Feb. 1999
- [199] B. Şekerkıran, "A Compact Rail-to-Rail Output Stage for CMOS Operational Amplifiers", IEEE J. Solid-State Circ., Vol. 34, No. 1, pp. 107—110, Jan. 1999
- [200] R. Harjani, R. Heineke, F. Wang, "An Integrated Low-Voltage Class AB CMOS OTA", IEEE J. Solid-State Circ., Vol. 34, No. 2, pp. 134–142, Feb. 1999
- [201] M. Nekili, Y. Savaria, G. Bois, "Spatial Characterization of Process Variations via MOS Transistor Time Constants in VLSI and WSI", IEEE J. Solid-State Circ., Vol. 34, No. 1, pp. 80—84, Jan. 1999
- [202] J. F. Duque-Carillo, J. L. Ausin, G. Torelli, J. M. Valverde, M. A. Dominguez, "1-V Rail-to-Rail Operational Amplifiers in Standard CMOS Technology", IEEE J. Solid-State Circ., Vol. 35, No. 1, pp. 33—44, Jan. 2000
- [203] G. Giustolisi, G. Palmisano, G. Palumbo, T. Segreto, "1.2-V CMOS Op-Amp with a Dynamically Biased Output Stage", IEEE J. Solid-State Circ., Vol. 35, No. 4, pp. 632–636, Apr. 2000
- [204] J. Ramirez-Angulo, A. Torralba, R. G. Carvajal, J. Tombs, "Low-Voltage CMOS Operational Amplifiers with Wide Input-Output Swing Based on a Novel Scheme", IEEE Trans. Circ. Syst. I, Vol. 47, No. 5, pp. 772–774, May 2000
- [205] A. M. Ismail, A. M. Soliman, "Novel CMOS Current Feedback Op-Amp Realization Suitable for High Frequency Applications", IEEE Trans. Circ. Syst. I, Vol. 47, No. 6, pp. 918—921, June 2000
- [206] B. Gilbert, "The Multi-tanh Principle: A Tutorial Overview", IEEE J. Solid-State Circ., Vol. 33, No. 1, pp. 2—17, Jan. 1998
- [207] F. You, S. H. K. Embabi, E. Sánchez-Sinencio, "Low-Voltage Class AB Buffers with Quiescent Current Control", IEEE J. Solid-State Circ., Vol. 33, No. 6, pp. 915—920, June 1998
- [208] E. Seevinck, R. J. Wiegerink, "Generalized Translinear Circuit Principle", IEEE J. Solid-State Circ., Vol. 26, No. 8, pp. 1098—1102, Aug. 1991
- [209] I. E. Opris, "Series Resistance Compensation in Translinear Circuits", IEEE Trans. Circ. Syst. I, Vol. 45, No. 1, pp. 91—94, Jan. 1998
- [210] E. Seevinck, E. A. Vittoz, M. du Plessis, T.-H. Joubert, W. Beetge, "CMOS Translinear Circuits for Minimum Supply Voltage", IEEE Trans. Circ. Syst. II, Vol. 47, No. 12, pp. 1560—1564, Dec. 2000

[211] B. A. Minch, P. Hasler, C. Diorio, "Multiple-Input Translinear Element Networks", IEEE Trans. Circ. Syst. II, Vol. 48, No. 1, pp. 20–28, Jan. 2001

## 6 General RF design

- [212] J. D. Cressler, "Device Technologies For RF Wireless Networks", transparency handouts of ISSCC 2000 Short Course, 72 pp., 10/02/2000
- [213] B. Gilbert, "Fundamentals of Active Mixers", transparency handouts of ISSCC 2000 Short Course, 374 pp., 10/02/2000
- [214] A. M. D. Turkmani, J. D. Parsons, F. Ju, D. G. Lewis, "Microcellular radio measurements at 900, 1500 and 1800 MHz", Fifth International Conference on Mobile Radio and Personal Communications, pp. 65—68, 1989
- [215] L. L. Larson, "Power Amplifier Device and Circuit Design for Next-Generation Wireless Applications", transparency handouts of ISSCC 2000 Short Course, 61 pp., 10/02/2000
- [216] A. F. Podell, "Low Noise Amplifiers", transparency handouts of ISSCC 2000 Short Course, 31 pp., 10/02/2000
- [217] E. Kerherve, P. Jarry, P.-M. Martin, "Design of Broad-Band Matching Network With Lossy Junctions Using the Real-Frequency Technique", IEEE Trans. Microwave Theory and Techniques, Vol. 46, No. 3, pp. 242—249, March 1998
- [218] D. Jing, W. S. Chan, S. M. Li, C. W. Li, "New Linearization Method Using Interstage Second Harmonic Enhancement", IEEE Microwave and Guided Wave Letters, Vol. 8, No. 11, pp. 402—404, Nov. 1998
- [219] J. Wiart, C. Dale, A. V. Bosisio, A. Le Cornec, "Analysis of the Influence of the Power Control and Discontinuous Transmission on RF Exposure with GSM Mobile Phones", IEEE Trans. EMC, Vol. 42, No. 4, pp. 376–385, Nov. 2000
- [220] C.-K. Lee, C.-C. Ku, K.-L. Su, C.-H. Lin, K.-C. Tao, "A 900 MHz ISM Band Transceiver RF IC Chipset and RF Module", IEEE MTT-S International Microwave Symposium Digest, Vol. 1, pp. 77–80, 1998
- [221] Q. Cai, J. Gerber, S. Peng, "A Systematic Scheme for Power Amplifier Design Using a Multi-Harmonic Loadpull Simulation Technique", IEEE MTT-S International Microwave Symposium Digest, Vol. 1, pp. 161—165, 1998
- [222] R. Singh, H. Nakamura, K.-S. Tan, J. Shibata, "A 1.9 GHz Fully Integrated PHS Power Amplifier with a Novel Automatic Gate-Bias Control Circuit", IEEE MTT-S International Microwave Symposium Digest, Vol. 2, pp. 431–434, 1998
- [223] H.-R. Ahn, I. Wolff, "Three-Port 3-dB Power Divider Terminated by Arbitrary Impedances", IEEE MTT-S International Microwave Symposium Digest, Vol. 2, pp. 781– 784, 1998
- [224] K. Hansen, "Wireless Communications Devices and Technology: Future Directions", Radio Frequency Integrated Circuits (RFIC) Symposium, pp. 1—5, 1998
- [225] S. Feng, B. Kolb, H. Herrmann, W. Veit, V. Thomas, S. Herzinger, F. Volpe, G. Lippener, J. Fenk, "A Bipolar Upconversion Modulation Loop Transmitter for Dual-Band Mobile Communications", IEEE MTT-S International Microwave Symposium Digest, Vol. 1, pp. 85–88, 1998
- [226] C. S. Kim, M. Park, C.-H. Kim, H. K. Yu, K. Lee, D. Y. Kim, H. Cho, "Thick Metal CMOS Technology on High Resistivity Substrate for Monolithic 900 MHz and 1.9 GHz CMOS LNA's", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [227] D. Heo, E. Chen, E. Gebara, S. Yoo, J. Laskar, T. Anderson, "Temperature Dependent MOSFET RF Large Signal Model Incorporating Self Heating Effects", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999

- [228] F. Alimenti, P. Mezzanotte, L. Roselli, R. Sorrentino, "An Equivalent Circuit for the Double Bonding Wire Interconnection", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [229] M. Madihian, L. Desclos, T. Drenski, Y. Kinoshita, H. Fujii, T. Yamazaki, "CMOS RF ICs for 900 MHz—2.4 GHz Band Wireless Communication Networks", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [230] W. S. T. Yan, R. K. C. Mak, H. C. Luong, "2-V 0.8-μm CMOS Monolithic RF Filter for GSM Receivers", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [231] N. J. Pulsford, J. T. M. van Beek, M. H. W. M. van Delden, A. Boogaard, R. F. Milsom, "Passive Integration on Si for RF Circuits in Wireless Applications", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [232] S.-W. Kim, I.-S. Chang, W.-T. Kang, I.-P. Kyung, "Improving Amplifier Stability Through Resistive Loading Below the Operating Frequency", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 3, pp. 359—362, March 1999
- [233] R. V. Snyder, "Quasi-Elliptic Compact High-Power Notch Filters Using a Mixed Lumped and Distributed Circuit", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 4, pp. 518—522, April 1999
- [234] M. Dydyk, "Microstrip Directional Couplers with Ideal Performance via Single-Element Compensation", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 6, pp. 956– 964, June 1999
- [235] D. Salameh, D. Linton, "Study of the Relation Between Doping Profile and Diode *CV* Characteristics", IEEE Trans. MTT, Vol. 47, No. 4, pp. 506—509, April 1999
- [236] V. Borich, J. East, G. Haddad, "An Efficient Fourier Transform Algorithm for Multitone Harmonic Balance", IEEE Trans. MTT, Vol. 47, No. 2, pp. 182–188, Feb. 1999
- [237] W. R. Eisenstadt, D. E. Bockelman, "Common and Differential Crosstalk Characterization on the Silicon Substrate", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 1, pp. 25—27, Jan. 1999
- [238] Y. I. Ismail, E. G. Friedman, J. L. Neves, "Figures of Merit to Characterize the Importance of On-Chip Inductance", IEEE Trans. VLSI Syst., Vol. 7, No. 4, pp. 442—449, Dec. 1999
- [239] C. P. Yue, S. S. Wong, "On-Chip Spiral Inductors with Patterned Ground Shields for Si-Based RF IC's", IEEE J. Solid-State Circ., Vol. 33, No. 5, pp. 743—752, May 1998
- [240] J. N. Burghartz, D. C. Edelstein, M. Soyuer, H. A. Ainspan, K. A. Jenkins, "RF Circuit Design Aspects of Spiral Inductors on Silicon", IEEE J. Solid-State Circ., Vol. 33, No. 12, pp. 2028—2034, Dec. 1998
- [241] J. R. Long, "Monolithic Transformers for Silicon RF IC Design", IEEE J. Solid-State Circ., Vol. 35, No. 9, pp. 1368—1382, Sep. 2000
- [242] S. S. Mohan, M. del Mar Hershenson, S. P. Boyd, T. H. Lee, "Bandwidth Extension in CMOS with Optimized On-Chip Inductors", IEEE J. Solid-State Circ., Vol. 35, No. 3, pp. 346—355, Mar. 2000
- [243] S. S. Mohan, M. del Mar Hershenson, S. P. Boyd, T. H. Lee, "Simple Accurate Expressions for Planar Spiral Inductances", IEEE J. Solid-State Circ., Vol. 34, No. 10, pp. 1419—1424, Oct. 1999
- [244] Y. K. Koutsoyannopoulos, Y. Papananos, "Systematic Analysis and Modeling of Integrated Inductors and Transformers in RF IC Design", IEEE Trans. Circ. Syst. II, Vol. 47, No. 8, pp. 699—713, Aug. 2000
- [245] J. E. Post, "Optimizing the Design of Spiral Inductors on Silicon", IEEE Trans. Circ. Syst. II, Vol. 47, No. 1, pp. 15—17, Jan. 2000

- [246] M. Aktuna, R. A. Rutenbar, L. R. Carley, "Device-Level Early Floorplanning Algorithms for RF Circuits", IEEE Trans. CAD, Vol. 18, No. 4, pp. 375—388, April 1999
- [247] N. K. Verghese, D. J. Allstot, "Computer-Aided Design Considerations for Mixed-Signal Coupling in RF Integrated Circuits", IEEE J. Solid-State Circ., Vol. 33, No. 3, pp. 314—323, March 1998
- [248] Q. Huang, F. Piazza, P. Orsatti, T. Ohguro, "The Impact of Scaling Down to Deep Submicron on CMOS RF Circuits", IEEE J. Solid-State Circ., Vol. 33, No. 7, pp. 1023– 1036, July 1998
- [249] T. Manku, "Microwave CMOS—Device Physics and Design", IEEE J. Solid-State Circ., Vol. 34, No. 3, pp. 277—285, March 1999
- [250] C. C. Enz, Y. Cheng, "MOS Transistor Modeling for RF IC Design", IEEE J. Solid-State Circ., Vol. 35, No. 2, pp. 186—201, Feb. 2000
- [251] R. S. Adve, T. K. Sarkar, "Simultaneous Time- and Frequency-Domain Extrapolation", IEEE Trans. Antennas and Propagation, Vol. 46, No. 4, pp. 484—493, April 1998

#### 7 RF power measurement techniques and RF detector design

- [252] M. Koort, E. Kängsep, V. Kukk, "Design of RF Power Detector", in Proc. of European Conference on Circuit Theory and Design ECCTD'03, Sep. 1—4, 2003, Krakow, Poland, pp. 273—276, Vol. II
- [253] M. Koort, E. Kängsep, V. Kukk, "An RF Power Detector", in Proc. of 4<sup>th</sup> Electronic Circuits and Systems Conference ECS'03, Sep. 11—12, 2003, Bratislava, Slovakia, pp. 175—178
- [254] U. S. Patent #4,523,155, T. J. Walczak, R. M. Stone, G. M. Cristiano, "Temperature Compensated Automatic Output Control Circuitry for RF Signal Power Amplifiers with Wide Dynamic Range", 11/06/1985
- [255] U. S. Patent #3,947,706, J. C. Holmes, "Voltage and Temperature Compensated Linear Rectifier", 30/05/1976
- [256] U. S. Patent #4,760,347, C. H. Li, R. P. Green, "Controlled-Output Amplifier and Power Detector Therefor", 26/07/1988
- [257] U. S. Patent #4,866,396, Y. Tamura, "Temperature Stabilized RF Detector", 12/09/1989
- [258] U. S. Patent #4,922,132, C. S. Horvitz, M. L. Mizeli, "Radio Frequency Energy Detection Circuitry", 01/05/1990
- [259] U. S. Patent #4,970,456, D. R. Holcomb, D. Q. Ngo, "Temperature Compensated Power Detector", 13/11/1990
- [260] U. S. Patent #5,245,297, M. Claydon, J. C. Griffiths, "Power Amplifier and Transmitter with Improved Ramping", 14/09/1993
- [261] U. S. Patent #5,287,555, G. P. Wilson, D. B. Lemersal, R. M. Osmani, D. G. Schwent, J. C. Johnson, "Power Control Circuitry for a TDMA Radio Frequency Transmitter", 15/02/1994
- [262] U. S. Patent #5,337,006, S. Miyazaki, "Output Level Control Circuit for Use in RF Transmitter", 09/08/1994
- [263] U. S. Patent #5,392,464, H. Pakonen, "Directional Detector for Power Level Control", 21/02/1995
- [264] U. S. Patent #5,423,081, A. Thiele, S. Kwok, K. Karimullah, "Cellular Power Amplifier Power Level Control Circuitry", 06/06/1995
- [265] U. S. Patent #5,530,922, T. D. Nagode, "Power Detector with Matching Impedance for Radio Frequency Signal Amplifiers", 25/06/1996
- [266] U. S. Patent #5,659,253, E. B. Busking, "Temperature Compensated Radio Frequency Detector Circuit", 19/08/1997

- [267] U. S. Patent #5,745,016, A. Salminen, "Method for Improving Power Measurement Implemented with a Directional Coupler at Low Power Levels", 28/04/1998
- [268] U. S. Patent #5,869,986, Y. A. Haque, P. Chan, "Power Level Sense Circuit", 09/02/1999
- [269] U. S. Patent #5,873,029, C. D. Grondahl, D. W. Corman, K. V. Baer, "High Dynamic Range Millimeter Wave Power Detector with Temperature Compensation", 16/02/1999
- [270] U. S. Patent #5,956,627, J. J. Goos, "Temperature Compensated Power Control Circuit", 21/09/1999
- [271] T. Veijola, M. Andersson, "Combined electrical and thermal parameter extraction for transistor model", in Proc. of ECCTD'97, Budapest, Hungary, Aug. 30—Sep. 3, 1997, pp. 754—759, 1997
- [272] H. R. Mehrvarz, C. Y. Kwok, "A Pseudologarithmic Rectifier Using Unbalanced Bias MFMOS Differential Pairs", IEEE J. Solid-State Circ., Vol. 33, No. 1, pp. 28—35, Jan. 1998
- [273] G. Klahn, "True RMS Power Detection with High Dynamic Range", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [274] D. A. Panagiotopoulos, R. W. Newcomb, S. K. Singh, "A Current-Mode Exponential Amplifier", IEEE Trans. Circ. Syst. II, Vol. 47, No. 6, pp. 548—552, June 2000

#### 8 Non-quasi-static effects in RF circuits

- [275] I. Lindell, M. Valtonen, A. Sihvola, "Theory of Nonreciprocal and Nonsymmetric Uniform Transmission Lines", Helsinki University of Technology Circuit Theory Laboratory Report Series CT-12, 22 pp, May 1992
- [276] A. Lehtovuori, L. Costa, "Model for Shielded Suspended Substrate Microstrip Line", Helsinki University of Technology Circuit Theory Lab Report Series CT-38, 18 pp., 1998
- [277] T.-W. Pan, C.-W. Hsue, "Modified Transmission and Reflection Coefficients of Nonuniform Transmission Lines and Their Applications", IEEE Trans. Microwave Theory and Techniques, Vol. 46, No. 12, pp. 2092—2097, Dec. 1998
- [278] A. I. Khalil, M. B. Steer, "Circuit Theory for Spatially Distributed Microwave Circuits", IEEE Trans. MTT, Vol. 46, No. 10, pp. 1500–1502, Oct. 1998
- [279] K.-P. Hwang, J.-M. Jin, "A Total-Variation-Diminishing Finite-Difference Scheme for the Transient Response of a Lossless Transmission Line", IEEE Trans. Microwave Theory and Techniques, Vol. 46, No. 8, pp. 1193—1196, Aug. 1998
- [280] M.-S. Tong, Y. Chen, "Analysis of Propagation Characteristics and Field Images for Printed Transmission Lines on Anisotropic Substrates Using a 2-D-FDTD Method", IEEE Trans. Microwave Theory and Techniques, Vol. 46, No. 10, pp. 1507—1510, Oct. 1998
- [281] S. Grivet-Talocia, F. Canavero, "Wavelet-Based Adaptive Solution for the Nonuniform Multiconductor Transmission Lines", IEEE Microwave and Guided Wave Letters, Vol. 8, No. 8, pp. 287–289, Aug. 1998
- [282] A. Tripathi, V. K. Tripathi, "A Configuration-Oriented SPICE Model for Multiconductor Transmission Lines in ad Inhomogeneous Medium", IEEE Trans. Microwave Theory and Techniques, Vol. 46, No. 12, pp. 1997—2005, Dec. 1998
- [283] N. Georgieva, E. Yamashita, "Time-Domain Vector-Potential Analysis of Transmission-Line Problems", IEEE Trans. MTT, Vol. 46, No. 4, pp. 404—410, April 1998
- [284] D. Kuznetsov, "Efficient Circuit Simulation of Nonuniform Transmission Lines", IEEE Trans. Microwave Theory and Techniques, Vol. 46, No. 5, pp. 546—550, May 1998
- [285] Y. C. Shih, K. S. Kong, "Accurate Broadband Characterization of Transmission Lines", IEEE MTT-S International Microwave Symposium Digest, Vol. 2, pp. 933—936, 1998
- [286] N. Boulejfen, A. B. Kouki, F. M Ghannouchi, "A Robust and Efficient Method for the Frequency Domain Analysis of Non-Uniform, Lossy Multi-Line Transmission Structures", IEEE MTT-S International Microwave Symposium Digest, Vol. 3, pp. 1763—1766, 1998

- [287] T. Shibata, T. Takeda, "Circuit Simulators as a Tool for Field Simulations", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [288] D. Schreurs, J. Verspecht, S. Vandenberghe, G. Carchon, K. van der Zanden, B. Nauwelaers, "Easy and Accurate Empirical Transistor Model Parameter Estimation from Vectorial Large-Signal Measurements", IEEE MTT-S International Microwave Symposium Digest, 4 pp., 1999
- [289] P. Ciampolini, L. Roselli, G. Stopponi, R. Sorrentino, "Global Modeling Strategies for the Analysis of High-Frequency Integrated Circuits", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 6, pp. 950—955, June 1999
- [290] R. F. Milson, "Efficient SPICE-Compatible Electromagnetic Model of Arbitrarily Shaped Integrated Passive Structure", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 7, pp. 1033—1044, July 1999
- [291] G.-T. Lei, R. W. Techentin, B. K. Gilbert, "High-Frequency Characterization of Power/Ground-Plane Structures", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 5, pp. 562—569, May 1999
- [292] H. E. Green, "A Simplified Derivation of the Capacitance of a Two-Wire Transmission Line", IEEE Trans. MTT, Vol. 47, No. 3, pp. 365—366, March 1999
- [293] D. F. Williams, "Metal-Insulator-Semiconductor Transmission Lines", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 2, pp. 176–181, Feb. 1999
- [294] D. F. Williams, J. E. Rogers, C. L. Holloway, "Multiconductor Transmission-Line Characterization: Representations, Approximations and Accuracy", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 4, pp. 403—409, April 1999
- [295] A. Dounavis, X. Li, M. S. Nakhla, R. Achar, "Passive Closed-Form Transmission-Line Model for General-Purpose Circuit Simulators", IEEE Trans. Microwave Theory and Techniques, Vol. 47, No. 12, pp. 2450—2459, Dec. 1999
- [296] Y. Gao, D. F. Wong, "Wire-Sizing Optimization with Inductance Consideration Using Transmission-Line Model", IEEE Trans. CAD of Integrated Circ. and Syst., Vol. 18, No. 12, pp. 1759—1767, Dec. 1999
- [297] Y. I. Ismail, E. G. Friedman, J. L. Neves, "Dynamic and Short-Circuit Power of CMOS Gates Driving Lossless Transmission Lines", IEEE Trans. Circ. Syst. I, Vol. 46, No. 8, pp. 950–961, Aug. 1999
- [298] E. Abou-Allam, T. Manku, "An Improved Transmission-Line Model for MOS Transistors", IEEE Trans. Circ. Syst. II, Vol. 46, No. 11, pp. 1380–1387, Nov. 1999
- [299] B. S. Yarman, A. Aksen, "An Integrated Design Tool to Construct Lossless Matching Networks with Mixed Lumped and Distributed Elements", IEEE Trans. Circ. Syst. I, Vol. 39, No. 9, pp. 713—723, Sep. 1992
- [300] K. S. Oh, "Accurate Transient Simulation of Transmission Lines with the Skin Effect", IEEE Trans. CAD, Vol. 19, No. 3, pp. 389–396, March 2000
- [301] K. L. Choi, M. Swaminathan, "Development of Model Libraries for Embedded Passives Using Network Synthesis", IEEE Trans. Circ. Syst. II, Vol. 47, No. 4, pp. 249—260, Apr. 2000

# 9 Thermally compensated crystal oscillator design

- [302] D. P. Tsarapkin, N. A. Shtin, "Whispering Gallery Resonators with Programmed Temperature Coefficient of Frequency", 2002 IEEE Intl. Symp. Freq. Control and PDA Exhibition, pp. 565—571, 2002
- [303] G. A. Burnett, "Virtual Modes in AT-cut Resonators", 2002 IEEE Intl. Symp. Freq. Control and PDA Exhibition, pp. 152–161, 2002

- [304] H. Kawashima, "An Analysis of Frequency Temperature Characteristics and Electrical Equivalent Circuit Parameters of a New Shape GT-cut Quartz Crystal Resonator Formed by an Etching Method", 1989 IEEE Ultrasonics Symposium, pp. 465—470, 1989
- [305] J. Wang, "The Frequency-Temperature Analysis Equations of Piezoelectric Plates with Lee Plate Theory", IEEE Trans. Ultrasonics, Ferroelectrics and Frequency Control, Vol. 46, No. 4, pp. 1042—1046, July 1999
- [306] N. Watanabe, K. Takazawa, J. Kusano, "Doubly Rotated Quartz Crystal Resonator for Miniaturized VCTCXO in Mobile Phone", ", 2002 IEEE Intl. Symp. Freq. Control and PDA Exhibition, pp. 119—127, 2002
- [307] W. A. Serdijn, J. Mulder, A. C. van der Woerd, A. H. M. van Roermund, "A Wide-Tunable Translinear Second-Order Oscillator", IEEE J. Solid-State Circ., Vol. 33, No. 2, pp. 195—201, Feb. 1998
- [308] J. A. T. M. van den Homberg, "A Universal 0.03-mm<sup>2</sup> One-Pin Crystal Oscillator in CMOS", IEEE J. Solid-State Circ., Vol. 34, No. 7, pp. 956—961, July 1999
- [309] C. T.-C. Nguyen, R. T. Howe, "An Integrated CMOS Micromechanical Resonator High-Q Oscillator", IEEE J. Solid-State Circ., Vol. 34, No. 4, pp. 440–455, April 1999
- [310] R. Achenbach, M. Feuerstack-Raible, F. Hiller, M. Keller, K. Meier, H. Rudolph, R. Saur-Brosch, "A Digitally Temperature-Compensated Crystal Oscillator", IEEE J. Solid-State Circ., Vol. 35, No. 10, pp. 1502—1506, Oct. 2000

#### 10 General IC design

- [311] M. C. Johnson, D. Somasekhar, K. Roy, "Models for Bounds on Leakage in CMOS Circuits", IEEE Trans. CAD of Integrated Circ. and Syst., Vol. 18, No. 6, pp. 714—725, June 1999
- [312] A. Yamagishi, M. Ishikawa, T. Tsukahara, S. Date, "A 2-V, 2-GHz Low-Power Direct Digital Frequency Synthesizer Chip-Set for Wireless Communication", IEEE J. Solid-State Circ., Vol. 33, No. 2, pp. 210—217, Feb. 1998
- [313] J. Vankka, M. Waltari, M. Kosunen, K. A. I. Halonen, "A Direct Digital Synthesizer with an On-Chip D/A-Converter", IEEE J. Solid-State Circ., Vol. 33, No. 2, pp. 218–227, Feb. 1998
- [314] C. C. McAndrew, "Practical Modeling for Circuit Simulation", IEEE J. Solid-State Circ., Vol. 33, No. 3, pp. 439–448, March 1998
- [315] B. Nauta, M. B. Dijkstra, "Analog Line Driver with Adaptive Impedance Matching", IEEE J. Solid-State Circ., Vol. 33, No. 12, pp. 1992–1998, Dec. 1998
- [316] B. Razavi, "CMOS Technology Characterization for Analog and RF Design", IEEE J. Solid-State Circ., Vol. 34, No. 3, pp. 268—276, March 1999
- [317] M. Schröter, H.-M. Rein, W. Rabe, R. Reimann, H.-J. Wassener, A. Koldehoff, "Physicsand Process-Based Bipolar Transistor Modeling for Integrated Circuit Design", IEEE J. Solid-State Circ., Vol. 34, No. 8, pp. 1136–1149, Aug. 1999
- [318] K. S. Kundert, "Introduction to RF Simulation and Its Application", IEEE J. Solid-State Circ., Vol. 34, No. 9, pp. 1298—1319, Sep. 1999
- [319] P. Wambacq, G. G. E. Gielen, P. R. Kinget, W. Sansen, "High-Frequency Distortion Analysis of Analog Integrated Circuits", IEEE Trans. Circ. Syst. II, Vol. 46, No. 3, pp. 335– 345, Mar. 1999

# Elulookirjeldus

| Nimi:              | Marko Koort SÜNNIAEG JA – KOHT:                                                                                                                                              | 15. 02. 1973 Võru        |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|--|--|
| PEREKONNASEIS:     | Abielus, 3 last                                                                                                                                                              |                          |  |  |  |
| RAHVUS:            | Eestlane, EV kodanik                                                                                                                                                         |                          |  |  |  |
| AADRESS:           | 12618 Tallinn, Akadeemia tee 5a-42                                                                                                                                           | Tel. 51 00 389           |  |  |  |
|                    | 67201 Puka, Nooruse 5                                                                                                                                                        | Tel. 76 92 382           |  |  |  |
| Töökoht:           | ANALOOGDISAINI AS, IC disainer Tel. 6 300 089                                                                                                                                |                          |  |  |  |
|                    | 12617 Tallinn, Akadeemia tee 21                                                                                                                                              |                          |  |  |  |
|                    | TALLINNA TEHNIKAÜLIKOOL, teadur (osak.)                                                                                                                                      | Tel. 6 202 110           |  |  |  |
|                    | 19086 Tallinn, Ehitajate tee 5                                                                                                                                               |                          |  |  |  |
| Elektronpost       | Marko.Koort@dcc.ttu.ee, Marko.Koort@adl.ee                                                                                                                                   |                          |  |  |  |
| ISIKUKOOD:         | 37302150393                                                                                                                                                                  |                          |  |  |  |
|                    |                                                                                                                                                                              |                          |  |  |  |
| HARIDUSTEE         | <ul> <li>TTÜ doktorand alates septembrist 1999, kavandatud lõpetamine 2005. aasta suvel;</li> <li>Tehnikateaduste magistri kraad Tallinna Tehnikaülikoolist 1996–</li> </ul> |                          |  |  |  |
|                    |                                                                                                                                                                              |                          |  |  |  |
|                    |                                                                                                                                                                              |                          |  |  |  |
|                    | 1999, arvuti- ja süsteemitehnika teadusko                                                                                                                                    | onnast;                  |  |  |  |
|                    | Inseneridiplom Tallinna Tehnikaüliko                                                                                                                                         | ooli automaatikateadus-  |  |  |  |
|                    | konnast elektrotehnika ja telekommuni                                                                                                                                        | katsiooni erialalt 1991- |  |  |  |
|                    | <ul> <li>1996 (5-aastase õppekava alusel);</li> <li>Fr. R. Kreutzwaldi nim. Võru 1. Keskkool 1988–1991,</li> </ul>                                                           |                          |  |  |  |
|                    |                                                                                                                                                                              |                          |  |  |  |
|                    | matemaatika ja füüsikakallakuga klass;                                                                                                                                       |                          |  |  |  |
|                    | <ul> <li>Võru 3. 8-klassiline kool 1980-1988;</li> <li>Muude õpingute kõrvalt: Võru Lastemuusikakool, akordioni</li> </ul>                                                   |                          |  |  |  |
|                    |                                                                                                                                                                              |                          |  |  |  |
|                    | eriala 1985–1990.                                                                                                                                                            |                          |  |  |  |
| Erialane           | Alates 1999:                                                                                                                                                                 |                          |  |  |  |
| SPETSIALISEERUMINE | IC disaini projektijuht Analoogdisaini AS-is; läbi viinud mitmeid                                                                                                            |                          |  |  |  |
| Õpingud            | integraalskeemide disaini- ning uurimispro                                                                                                                                   | jekte, sh. kaasalöömine  |  |  |  |
| VÄLISMAAL          | europrojektis MiMOSA: http://www.mimosa                                                                                                                                      | <u>-fp6.com</u> .        |  |  |  |
|                    | <u>1. juuli 1996 kuni praeguse ajani:</u>                                                                                                                                    |                          |  |  |  |
|                    | Mitmesugused mikroelektroonika- (kompo                                                                                                                                       | nentide modelleerimine   |  |  |  |
|                    | CAD-tarkvaras) ja skeemitehnika (voo                                                                                                                                         | oluallikad, operatsioon- |  |  |  |
|                    | võimendid) alased kursused (Micro Analo                                                                                                                                      | g Systems OY, Mentor     |  |  |  |
|                    | Graphics Finland);                                                                                                                                                           |                          |  |  |  |
|                    | <u>10.–19. juuni 1996:</u>                                                                                                                                                   |                          |  |  |  |
|                    | Kursus "Low-power, high-frequency inte                                                                                                                                       | grated circuits course"  |  |  |  |
|                    | Helsingi Tehnikaülikoolis                                                                                                                                                    |                          |  |  |  |
|                    | <u>Novembrist 1995 kuni aprillini 1996</u> :                                                                                                                                 |                          |  |  |  |
|                    | Diplomitöö tegemine Rootsi Kuningliku Tehnikaülikooli (KTH)                                                                                                                  |                          |  |  |  |
|                    | elektroonikasüsteemide disainilaboris (ESDlab). Töö teema oli                                                                                                                |                          |  |  |  |
|                    | uldistatud immitantsikonverterite (GIC) realiseerimine Ericsson AB                                                                                                           |                          |  |  |  |
|                    | EPIC3B 0.6-μm BiCMOS integraalskeemitehnoloogias. Testskeem                                                                                                                  |                          |  |  |  |
|                    | valmis 1998. aasta kevadeks.                                                                                                                                                 |                          |  |  |  |
|                    | Juuni-august 1995.                                                                                                                                                           |                          |  |  |  |
|                    | Opingua ja too ThviA mikroelektroonikalabori juures Prantsusi                                                                                                                |                          |  |  |  |
|                    | - Orchoole i Kalivuslikus Polutennilises Ins                                                                                                                                 | (IINPO). 100             |  |  |  |

|                                 | teema oli mikrotermopaaride geomeetriliste ja muude parameetrite<br>optimiseerimine (näit. tundlikkus ja ajakonstant). Muuhulgas õppisin<br>tundma integraalskeemide tehnoloogiaid, ning eriti põhjalikult                                                                                                                                                                                                                                                                        |  |  |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                 | CMOS-protsessi.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| Publikatsioonid                 | <ol> <li>M. Koort, V. Kukk, "Interactive Circuit Synthesiser", Proc. of Baltic<br/>Electronics Conference, Tallinn, Estonia, Oct. 7—11, 1996, pp. 245—248.</li> <li>M. Koort, V. Kukk, "Interactive Synthesiser Development", Proc. of First<br/>Electronic Circuits and Systems Conference, Bratislava, Slovakia, Sept. 4—5,<br/>1997, pp. 67—70.</li> </ol>                                                                                                                     |  |  |
|                                 | 3. P. Oöpik, M. Koort, R. Kipper, V. Kukk, "High-Q Bandpass Filters Based on<br>Immittance Converters", Proc. of ECCTD'97, Budapest, Hungary, August<br>30—Sept. 3, 1997, pp. 599—604.                                                                                                                                                                                                                                                                                            |  |  |
|                                 | 4. P. Ööpik, M. Koort, R. Kipper, V. Kukk, "High-Q Active Bandpass Filters",<br>Proc. of First Electronic Circuits and Systems Conference, Bratislava,<br>Slovakia, Sept. 4-5, 1997, pp. 133-136.                                                                                                                                                                                                                                                                                 |  |  |
|                                 | <ol> <li>H. Tenhunen, M. Koort, V. Kukk, "Implementation of Impedance Converters<br/>in BiCMOS-Technology", Proc. of Baltic Electronics Conference, Tallinn,<br/>Estonia Oct 7—11 1996 pp 405—408</li> </ol>                                                                                                                                                                                                                                                                      |  |  |
|                                 | <ul> <li>6. M. Koort, V. Kukk, "Principles of Interactive Analog Circuit Synthesis", in<br/>Proc. of Second Electronic Circuits and Systems Conference, Bratislava,<br/>Slovakia Sent 1999, pp. 67–71</li> </ul>                                                                                                                                                                                                                                                                  |  |  |
|                                 | <ol> <li>M. Koort. Võimsuse juhtimine GSM-mobiiltelefonis. Elektroonika 2000, VII<br/>rahvusvahelise telekommunikatsioonipäeva konverentsi ettekannete materjalid.<br/>TTÜ ja Eesti Elektroonikaühing Tln 2000 lk 57–67</li> </ol>                                                                                                                                                                                                                                                |  |  |
|                                 | <ol> <li>M. Koort, "RF Power Amplifier Control Curve Approximation", in Proc. of<br/>Baltic Electronics Conference BEC2000, Tallinn, Oct. 8–11, 2000, Tallinn,<br/>Estonia pp. 71–74</li> </ol>                                                                                                                                                                                                                                                                                   |  |  |
|                                 | <ol> <li>M. Koort, E. Kängsep, V. Kukk, "Design of RF Power Detector", in Proc. of<br/>European Conference on Circuit Theory and Design ECCTD'03, Sep. 1–4,<br/>2003. Krakow. Poland. pp. II-273–II-276</li> </ol>                                                                                                                                                                                                                                                                |  |  |
|                                 | <ul> <li>10. M. Koort, E. Kängsep, V. Kukk, "An RF Power Detector", in Proc. of 4<sup>th</sup> Electronic Circuits and Systems Conference ECS'03, Sep. 11—12, 2003, Bratislava, Slovakia, pp. 175—178.</li> </ul>                                                                                                                                                                                                                                                                 |  |  |
| Τöö                             | Juuli 1996–praeguseni: AS Angloogdisgin                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 100                             | <u>Integraalskeemide (IC) disainer</u> . IC disainiprojektide juhtimine, arvutidisain (CAD), süsteemitaseme disain, elektriskeemide koostamine ja simuleerimine, laotuse (layout) joonistamine, integraalskeemide testimine, programmeerimine, arvutivõrgu haldamine, uute IC disainerite väljaõpetamine.<br><u>Alates septembrist 2000</u> TTÜ siduteooria ja -disaini õppetooli teadur osalise tööajaga (valitud 5 aastaks). Kandideerin samale akadeemilisele positsioonile ka |  |  |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                 | järnevaks valimisperioodiks (sept. 2005 – sept. 2010)                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|                                 | Tallinna Tehnikaülikooli Sidu- ja Süsteemiteooria Õnnetool                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|                                 | Insener (osalise tööajaga). Aktiiv- ja passiivfiltrite projekteerimine ja arvutamine                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|                                 | ning komponentide väärtuste optimiseerimine; programmeerimine, arvutidisain,                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                                 | skeemide simuleerimine, interaktiivne süntees.                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Võõrkeelte oskus                | <u>Keeled</u> : emakeel – eesti keel,                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| JA HOBID                        | Inglise keel – väga hea,                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|                                 | vene keel, soome keel – nea,                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                                 | saksa keel nrantsuse keel – elementaarteadmised                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                 | Hobid:                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                 | Elektroonika, arvutid, programmeerimine, jahindus, fotograafia, keeled, kirjanduse                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                 | Las continue estation allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| T                               | lugemine originaalkeeles.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| TEGUTSEMINE                     | Institute of Electrical and Electronics Engineers (IEEE):                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| TEGUTSEMINE<br>ELUKUTSELIITUDES | Institute of Electrical and Electronics Engineers (IEEE):         Üliõpilasliige (Student Member)         1996;         Tricling (Munchun)                                                                                                                                                                                                                                                                                                                                        |  |  |

# **Curriculum Vitae**

| NAME:           | Marko Koort                                                                                    | DATE OF BIRTH:         | 15-Feb-1973                  |  |  |
|-----------------|------------------------------------------------------------------------------------------------|------------------------|------------------------------|--|--|
| MARITUAL STATUS | Married, 3 children                                                                            |                        |                              |  |  |
| NATIONALITY:    | Estonian, citizen of Estonia                                                                   |                        |                              |  |  |
| ADDRESS:        | 12618 Tallinn, Akade                                                                           | Tel. (+372) 51 00 389  |                              |  |  |
|                 | 67201 Puka, Nooruse 5                                                                          |                        | Tel. (+372) 76 92 382        |  |  |
| OCCUPATION:     | ANALOOGDISAINI AS, IC designer<br>12617 Tallinn, Akadeemia tee 21                              |                        | Tel. (+372) 6 300 089        |  |  |
|                 |                                                                                                |                        |                              |  |  |
|                 | TALLINN UNIVERSITY OF TECHNOLOGY,                                                              |                        | Tel. (+372) 6 202 110        |  |  |
|                 | research scientist (partial-time)<br>19086 Tallinn, Ehitajate tee 5                            |                        |                              |  |  |
|                 |                                                                                                |                        |                              |  |  |
| E-MAIL          | Marko.Koort@dcc.ttu.ee, Marko.Koort@adl.ee                                                     |                        |                              |  |  |
| PERSONAL CODE:  | 37302150393                                                                                    |                        |                              |  |  |
|                 |                                                                                                |                        |                              |  |  |
| EDUCATION       | • PhD student in TUT since Sept. 1998, planned graduation time:                                |                        |                              |  |  |
|                 | summer 2005;                                                                                   |                        |                              |  |  |
|                 | • M. Sc. E. E. scientific degree from TUT (1996—1999), dept. of                                |                        |                              |  |  |
|                 | Computer Science and Automation;                                                               |                        |                              |  |  |
|                 | • Engineer's Diploma from department of Automation in TUT on                                   |                        |                              |  |  |
|                 | Electrical Engineering and Telecommunications 1991–1996 (5-                                    |                        |                              |  |  |
|                 | year curriculum);<br>Er D. Krautzwald's Vãnu 1 <sup>st</sup> Secondary School 1088, 1001, moth |                        |                              |  |  |
|                 | • Ff. K. Kreutzwald's voru 1 Secondary School 1988–1991, math                                  |                        |                              |  |  |
|                 | <ul> <li>3<sup>rd</sup> Flementary School in Võru 1080-1088.</li> </ul>                        |                        |                              |  |  |
|                 | <ul> <li>Besides other studies: Võru Children's Music School accordion</li> </ul>              |                        |                              |  |  |
|                 | 1985–1990                                                                                      |                        |                              |  |  |
| PROFESSIONAL    | Since 1999.                                                                                    |                        |                              |  |  |
| SPECIALIZATION  | IC design project manager in Analoogdisaini AS <sup>•</sup> carried out several                |                        |                              |  |  |
| STUDIES ABROAD  | projects in the fiel                                                                           | d of research and desi | gn of integral circuits.     |  |  |
|                 | Participation in Eu                                                                            | ropean Project MiMOS   | A: <u>http://www.mimosa-</u> |  |  |
|                 | <u>fp6.com</u> .                                                                               |                        |                              |  |  |
|                 | July 1 <sup>st</sup> 1996 up to now:                                                           |                        |                              |  |  |
|                 | Various courses on microeletronics design (modelling of circuit                                |                        |                              |  |  |
|                 | elements in CAD software, current source and operational amplifier                             |                        |                              |  |  |
|                 | design) by Micro Analog Systems OY, Mentor Graphics Finland;                                   |                        |                              |  |  |
|                 | June 10 <sup>th</sup> -19 <sup>th</sup> 1996:                                                  |                        |                              |  |  |
|                 | Low-power, high-frequency integrated circuits course in Helsinki UT                            |                        |                              |  |  |
|                 | November 1995 until April 1996:                                                                |                        |                              |  |  |
|                 | Writing Diploma Thesis by Electronics System Design lab (ESDlab)                               |                        |                              |  |  |
|                 | In Koyal University of Technology in Stockholm, Sweden (KTH).                                  |                        |                              |  |  |
|                 | immittance convertors (CIC) in Ericscon's EDIC2D 0.6 um DiCMOS                                 |                        |                              |  |  |
|                 | IC process The chips were fabricated by spring 1008                                            |                        |                              |  |  |
|                 | Iuno-August 1005                                                                               |                        |                              |  |  |
|                 | Studies and research                                                                           | h by TIMA microelect   | ronics lab in Grenoble       |  |  |
|                 | France. The research subject was optimization of micromachined                                 |                        |                              |  |  |

| thermopiles with respect to performance parameters like sensitivity                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| and time constant. Among other, I learned IC technology basics with special focus on CMOS fabrication process.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| July 1996 until nowadays: AS Analoogdisain:<br>Integral circuit (IC) designer. Leading IC design projects, CAD, system-level<br>design, composing and simulation of electrical schematics, drawing IC layout,<br>testing of IC's, programming, computer network administration, and training of<br>new IC designers.                                                                                                                                                                                                                             |  |  |
| <ul> <li><u>Since September 2000</u> part-time research scientist in chair of circuit theory and design in TUT (for 5-year election period). I also apply for the same academic position for the next election period (Sept. 2005 – Sept. 2010)</li> <li><u>September 1993 – June 1996</u></li> <li><u>Chair of Circuits and Systems Theory in TUT</u>:<br/>Part-time engineer. Design of active and passive electronic filters, optimization of filter component values, programming, CAD, simulation, interactive circuit synthesis</li> </ul> |  |  |
| <i>Languages</i> : Estonian – Mother's tongue,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| English – very good (spoken and written),<br>Russian, Finnish – good,<br>Swedish – satisfactory,<br>German, French – elementary knowledge<br><u>Hobbies:</u><br>Electronics computers programming hunting photography languages reading                                                                                                                                                                                                                                                                                                          |  |  |
| literature in original languages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| literature in original languages.<br>Institute of Electrical and Electronics Engineers (IEEE):                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

# **Publications**

- 1. M. Koort, V. Kukk, "Interactive Circuit Synthesiser", Proc. of Baltic Electronics Conference, Tallinn, Estonia, Oct. 7–11, 1996, pp. 245–248.
- 2. M. Koort, V. Kukk, "Interactive Synthesiser Development", Proc. of First Electronic Circuits and Systems Conference, Bratislava, Slovakia, Sept. 4—5, 1997, pp. 67—70.
- P. Ööpik, M. Koort, R. Kipper, V. Kukk, "High-Q Bandpass Filters Based on Immittance Converters", Proc. of ECCTD'97, Budapest, Hungary, August 30—Sept. 3, 1997, pp. 599— 604.
- P. Ööpik, M. Koort, R. Kipper, V. Kukk, "High-Q Active Bandpass Filters", Proc. of First Electronic Circuits and Systems Conference, Bratislava, Slovakia, Sept. 4—5, 1997, pp. 133—136.
- H. Tenhunen, M. Koort, V. Kukk, "Implementation of Impedance Converters in BiCMOS-Technology", Proc. of Baltic Electronics Conference, Tallinn, Estonia, Oct. 7—11, 1996, pp. 405—408.
- 6. M. Koort, V. Kukk, "Principles of Interactive Analog Circuit Synthesis", in Proc. of Second Electronic Circuits and Systems Conference, Bratislava, Slovakia, Sept. 1999., pp. 67–71..
- 7. M. Koort. Võimsuse juhtimine GSM-mobiiltelefonis. Elektroonika 2000, VII rahvusvahelise telekommunikatsioonipäeva konverentsi ettekannete materjalid. TTÜ ja Eesti Elektroonikaühing, Tln. 2000, lk. 57–67.
- 8. M. Koort, "RF Power Amplifier Control Curve Approximation", in Proc. of Baltic Electronics Conference BEC2000, Tallinn, Oct. 8–11, 2000, Tallinn, Estonia, pp. 71–74.
- 9. M. Koort, E. Kängsep, V. Kukk, "Design of RF Power Detector", in Proc. of European Conference on Circuit Theory and Design ECCTD'03, Sep. 1—4, 2003, Krakow, Poland, pp.
- 10. M. Koort, E. Kängsep, V. Kukk, "An RF Power Detector", in Proc. of 4<sup>th</sup> Electronic Circuits and Systems Conference ECS'03, Sep. 11—12, 2003, Bratislava, Slovakia, pp. 175—178.